ROSSONI, MICHELE

ROSSONI, MICHELE  

DIPARTIMENTO DI ELETTRONICA, INFORMAZIONE E BIOINGEGNERIA  

Mostra records
Risultati 1 - 14 di 14 (tempo di esecuzione: 0.019 secondi).
Titolo Data di pubblicazione Autori File
10.1 An 8.75GHz Fractional-N Digital PLL with a Reverse-Concavity Variable-Slope DTC Achieving 57.3fsrms Integrated Jitter and −252.4dB FoM 1-gen-2024 Rossoni, MicheleDartizio, Simone MattiaTesolin, FrancescoCastoro, GiacomoDell'Orto, RiccardoSamori, CarloLacaita, Andrea LeonardoLevantino, Salvatore
10.6 A 10GHz FMCW Modulator Achieving 680MHz/μs Chirp Slope and 150kHz rms Frequency Error Based on a Digital-PLL with a Non-Uniform Piecewise-Parabolic Digital Predistortion 1-gen-2024 Tesolin, FrancescoDartizio, Simone MattiaCastoro, GiacomoBuccoleri, FrancescoRossoni, MicheleSamori, CarloLacaita, Andrea LeonardoLevantino, Salvatore +
34.3 A 4.75GHz Digital PLL with 45.8fs Integrated-Jitter and 257dB FoM Based on a Voltage-Biased Harmonic-Shaping DCO with Adaptive Common-Mode Resonance Tuning 1-gen-2025 Gallucci, StefanoTesolin, FrancescoSalvi, PietroRizzini, Daniele LodiMoleri, RiccardoBuccoleri, FrancescoRossoni, MicheleCastoro, GiacomoDartizio, Simone MattiaSamori, CarloLacaita, Andrea LeonardoLevantino, Salvatore
4.3 A 76.7fs-lntegrated-Jitter and −71.9dBc In-Band Fractional-Spur Bang-Bang Digital PLL Based on an Inverse-Constant-Slope DTC and FCW Subtractive Dithering 1-gen-2023 Dartizio, Simone M.Tesolin, FrancescoCastoro, GiacomoBuccoleri, FrancescoRossoni, MicheleCherniak, DmytroBertulessi, LucaSamori, CarloLacaita, Andrea L.Levantino, Salvatore +
4.5 A 9.25GHz Digital PLL with Fractional-Spur Cancellation Based on a Multi-DTC Topology 1-gen-2023 Castoro, GiacomoDartizio, Simone M.Tesolin, FrancescoBuccoleri, FrancescoRossoni, MicheleCherniak, DmytroBertulessi, LucaSamori, CarloLacaita, Andrea L.Levantino, Salvatore
A 10-GHz Digital-PLL-Based Chirp Generator With Parabolic Non-Uniform Digital Predistortion for FMCW Radars 1-gen-2024 Tesolin, FrancescoDartizio, Simone M.Castoro, GiacomoBuccoleri, FrancescoRossoni, MicheleCherniak, DmytroSamori, CarloLacaita, Andrea L.Levantino, Salvatore
A 380μW and -242.8dB FoM Digital-PLL-Based GFSK Modulator with Sub-20μs Settling Frequency Hopping for Bluetooth Low-Energy in 22nm CMOS 1-gen-2025 Dartizio S. M.Castoro G.Gallucci S.Rossoni M.Moleri R.Tesolin F.Salvi P.Karman S.Lacaita A. L.Levantino S.
A 59.3fs Jitter and -62.1dBc Fractional-Spur Digital PLL Based on a Multi-Edge Power-Gating Phase-Detector 1-gen-2024 Dartizio S. M.Rossoni M.Tesolin F.Castoro G.Samori C.Lacaita A. L.Levantino S.
A 66.7fs-Integrated-Jitter Fractional-N Digital PLL Based on a Resistive-Inverse-Constant-Slope DTC 1-gen-2024 Salvi, PietroDartizio, Simone M.Rossoni, MicheleTesolin, FrancescoCastoro, GiacomoLacaita, Andrea L.Levantino, Salvatore
A 79.3fsrms Jitter Fractional-N Digital PLL Based on a DTC Chopping Technique 1-gen-2024 Moleri, RiccardoDartizio, Simone MattiaRossoni, MicheleCastoro, GiacomoTesolin, FrancescoCherniak, DmytroSamori, CarloLacaita, Andrea LeonardoLevantino, Salvatore
A Low-Jitter Fractional-$N$ Digital PLL Adopting a Reverse-Concavity Variable-Slope DTC 1-gen-2024 Rossoni, MicheleDartizio, Simone M.Tesolin, FrancescoCastoro, GiacomoLacaita, Andrea L.Levantino, Salvatore +
A Low-Jitter Fractional-N Digital PLL With Spur Cancellation Based on a Multi-DTC Topology 1-gen-2025 Castoro, GiacomoDartizio, Simone M.Rossoni, MicheleTesolin, FrancescoBuccoleri, FrancescoCherniak, DmytroSamori, CarloLacaita, Andrea L.Levantino, Salvatore
A Low-Noise Fractional-$N$ Digital PLL Using a Resistor-Based Inverse-Constant-Slope DTC 1-gen-2024 Salvi, PietroDartizio, Simone M.Rossoni, MicheleTesolin, FrancescoCastoro, GiacomoLacaita, Andrea L.Levantino, Salvatore
A Low-Spur and Low-Jitter Fractional-N Digital PLL Based on an Inverse-Constant-Slope DTC and FCW Subtractive Dithering 1-gen-2023 Dartizio, SMTesolin, FCastoro, GBuccoleri, FRossoni, MCherniak, DSamori, CLacaita, ALLevantino, S