This work presents a low-jitter and low out-of-band noise two-core fractional- $N$ digital bang-bang phase-locked loop (PLL). Two novel techniques are introduced to efficiently suppress the quantization noise (QN) of the digitally controlled oscillator (DCO) and to achieve an optimal trade between power consumption and PLL noise. The digital period averaging technique, working in background of the main system, enables the use of a low-power xor-based quadrupler for clocking $\Delta \Sigma$ modulator dithering the DCO tuning word. The true-in-phase combiner circuit implements a digitally assisted power combination of two PLL outputs, to optimally reduce the impact of the PLL noise sources. The prototype, implemented in a standard 28-nm CMOS process, has a core area of 0.47 mm 2 and synthesizes frequencies from 8.5 to 10.5 GHz while dissipating 36 mW. The measured rms jitter (integrated from 1 kHz to 100 MHz and including spurs) is 72 fs for near-integer channels, with a worst case fractional spur of - 59.7 dBc, while the measured out-of-band noise is -140.7 dBc/Hz at a 10-MHz offset.

A 72-fs-Total-Integrated-Jitter Two-Core Fractional-N Digital PLL With Digital Period Averaging Calibration on Frequency Quadrupler and True-in-Phase Combiner

Buccoleri, F;Dartizio, SM;Tesolin, F;Santiccioli, A;Cherniak, D;Bertulessi, L;Bevilacqua, A;Samori, C;Lacaita, AL;Levantino, S
2023-01-01

Abstract

This work presents a low-jitter and low out-of-band noise two-core fractional- $N$ digital bang-bang phase-locked loop (PLL). Two novel techniques are introduced to efficiently suppress the quantization noise (QN) of the digitally controlled oscillator (DCO) and to achieve an optimal trade between power consumption and PLL noise. The digital period averaging technique, working in background of the main system, enables the use of a low-power xor-based quadrupler for clocking $\Delta \Sigma$ modulator dithering the DCO tuning word. The true-in-phase combiner circuit implements a digitally assisted power combination of two PLL outputs, to optimally reduce the impact of the PLL noise sources. The prototype, implemented in a standard 28-nm CMOS process, has a core area of 0.47 mm 2 and synthesizes frequencies from 8.5 to 10.5 GHz while dissipating 36 mW. The measured rms jitter (integrated from 1 kHz to 100 MHz and including spurs) is 72 fs for near-integer channels, with a worst case fractional spur of - 59.7 dBc, while the measured out-of-band noise is -140.7 dBc/Hz at a 10-MHz offset.
2023
5G
bang-bang phase-locked loop (PLL)
low jitter
low-spot noise
quantization noise (QN)
File in questo prodotto:
File Dimensione Formato  
22 JSSC Buccoleri - early.pdf

Accesso riservato

Descrizione: Early view
: Publisher’s version
Dimensione 6.03 MB
Formato Adobe PDF
6.03 MB Adobe PDF   Visualizza/Apri
23 JSSC Buccoleri.pdf

Accesso riservato

Descrizione: Paper
: Publisher’s version
Dimensione 5.57 MB
Formato Adobe PDF
5.57 MB Adobe PDF   Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11311/1233414
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 5
  • ???jsp.display-item.citation.isi??? 2
social impact