The recent growing demand for portable computing and personal communication applications combined with the continuous increment of integration level and operating frequency of VLSI circuits, contributed to increase the importance of power dissipation issues in electronic systems. Most of the available low power design and estimation techniques provides optimization during the last phases of an integrated circuit design, i.e. gate, circuit and layout level. The issue of low power techniques and estimation is almost completely ignored above the gate level. An analysis methodology operating at Register Transfer Level (RTL) is a key factor to obtain early estimation results, while maintaining an acceptable level of accuracy in the results. The goal is to provide the designer the capability of analyzing different solutions in the architectural design space, before proceeding with the synthesis tasks. The aim of this paper is to provide an analysis framework targeting accurate and efficient estimation of power dissipation in embedded systems at RTL level. The proposed model combines the reduced complexity of the RTL description with the accuracy of the gate level description
A conceptual analysis framework for low power design of embedded systems
FORNACIARI, WILLIAM;SCIUTO, DONATELLA;SILVANO, CRISTINA
1996-01-01
Abstract
The recent growing demand for portable computing and personal communication applications combined with the continuous increment of integration level and operating frequency of VLSI circuits, contributed to increase the importance of power dissipation issues in electronic systems. Most of the available low power design and estimation techniques provides optimization during the last phases of an integrated circuit design, i.e. gate, circuit and layout level. The issue of low power techniques and estimation is almost completely ignored above the gate level. An analysis methodology operating at Register Transfer Level (RTL) is a key factor to obtain early estimation results, while maintaining an acceptable level of accuracy in the results. The goal is to provide the designer the capability of analyzing different solutions in the architectural design space, before proceeding with the synthesis tasks. The aim of this paper is to provide an analysis framework targeting accurate and efficient estimation of power dissipation in embedded systems at RTL level. The proposed model combines the reduced complexity of the RTL description with the accuracy of the gate level descriptionFile | Dimensione | Formato | |
---|---|---|---|
ISIS96_00552424.pdf
Accesso riservato
:
Post-Print (DRAFT o Author’s Accepted Manuscript-AAM)
Dimensione
667.07 kB
Formato
Adobe PDF
|
667.07 kB | Adobe PDF | Visualizza/Apri |
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.