This work presents a SAR ADC architecture designed for single-ended-to-differential conversion with low-energy switching and area efficiency. By incorporating top and bottom sampling techniques, the architecture achieves seamless conversion without the need for extra DAC hardware. It offers configurable fully-differential or single-ended modes by means of Vcm -based switching. With 75 % reduced total capacitance compared to conventional method, consistent energy savings are achieved across configurations. Implemented in 130 nm CMOS, this design features an array of 48 ADCs and custom on-chip voltage references integrated within the SparkPix-S ASIC, a device tailored for X-ray imagers. With a nominal sampling rate of 5 MSPS and 1.2 V supply voltage, the achieved SNDR is 54.5 dB, with +0.98/-0.86 LSB of DNL and +0.83/-1.26 LSB of INL. The core SAR ADC average power consumption is 96 μ W, resulting in a FOM of 40.1 fJ/conv-step, all within a compact active area of 0.0212 mm2

A Single-Ended SAR ADC with Low-Energy Differential Switching for X-Ray Imagers

Markovic, B.;Mele, F.;King, P.;
2024-01-01

Abstract

This work presents a SAR ADC architecture designed for single-ended-to-differential conversion with low-energy switching and area efficiency. By incorporating top and bottom sampling techniques, the architecture achieves seamless conversion without the need for extra DAC hardware. It offers configurable fully-differential or single-ended modes by means of Vcm -based switching. With 75 % reduced total capacitance compared to conventional method, consistent energy savings are achieved across configurations. Implemented in 130 nm CMOS, this design features an array of 48 ADCs and custom on-chip voltage references integrated within the SparkPix-S ASIC, a device tailored for X-ray imagers. With a nominal sampling rate of 5 MSPS and 1.2 V supply voltage, the achieved SNDR is 54.5 dB, with +0.98/-0.86 LSB of DNL and +0.83/-1.26 LSB of INL. The core SAR ADC average power consumption is 96 μ W, resulting in a FOM of 40.1 fJ/conv-step, all within a compact active area of 0.0212 mm2
2024
Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems
ASIC
energy efficient
low-power
SAR ADC
single-ended-to-differential converter
switching scheme
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11311/1287418
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
social impact