Different redundancy techniques are evaluated with respect to transistor stuck-at fault tolerance. In particular, transistor stuck open and stuck-on faults are considered. First the results achieved by the quadruplicating technique are examined by applying it to combinational CMOS gates both at the net level and at the transistor level. The triple modular redundancy approach is then analyzed at the CMOS gate level and compared with the quadruplicating technique. The traditional static CMOS structure is adopted as a reference model for reliability comparisons.

Static redundancy techniques for CMOS gates

BOLCHINI, CRISTIANA;SCIUTO, DONATELLA;
1996-01-01

Abstract

Different redundancy techniques are evaluated with respect to transistor stuck-at fault tolerance. In particular, transistor stuck open and stuck-on faults are considered. First the results achieved by the quadruplicating technique are examined by applying it to combinational CMOS gates both at the net level and at the transistor level. The triple modular redundancy approach is then analyzed at the CMOS gate level and compared with the quadruplicating technique. The traditional static CMOS structure is adopted as a reference model for reliability comparisons.
1996
Proc. IEEE Int. Symposium on Circuits and Systems. Circuits and Systems Connecting the World
0780330730
File in questo prodotto:
File Dimensione Formato  
00542089.pdf

Accesso riservato

: Post-Print (DRAFT o Author’s Accepted Manuscript-AAM)
Dimensione 514.55 kB
Formato Adobe PDF
514.55 kB Adobe PDF   Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11311/654957
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 8
  • ???jsp.display-item.citation.isi??? ND
social impact