



https://www.date-conference.com/

## Proceedings of the 2020 Design, Automation & Test in Europe Conference & Exhibition (DATE 2020)

09 to 13 March, 2020

**Grenoble**, **France** 

### **Editors**

Giorgio Di Natale, Cristiana Bolchini and Elena-Ioana Vatajelu

ISBN: 978-3-9819263-4-7

Technical support & inquiries

### **Research Publishing (S) Pte Ltd.**

Singapore: t:+65-6492 1137, f:+65-6747 4355, m:+65-97741880

e:enquiries@rpsonline.com.sg

Copyright © 2020 EDAA. All rights reserved.





https://www.date-conference.com/

#### Dear Colleague,

We proudly present the Advance Programme of **DATE 2020**. DATE combines the world's favourite electronic systems design and test conference with an international exhibition for electronic design, automation and test, from system-level hardware and software implementation right down to integrated circuit design.

The DATE conference will take place from 9 to 13 March 2020 at the AlpExpo congress centre in Grenoble, France. Grenoble has a great number of assets such as its manufacturing companies, renowned highereducation institutions and internationally-recognised research laboratories, that make it one of the largest technology and research centres in Europe. Grenoble is the key European semiconductor site with more than 200 companies in micro/nano technologies and embedded software, including 100 start-ups and 90 SMEs, offering the working environment for 38,000 people.

Out of a total of 748 paper submissions received, a large share (39%) is coming from authors in Europe, 27% of submissions are from the Americas, 33% from Asia, and 1% from the rest of the world. Submissions involved more than 2400 authors from 45 different countries, a distribution that clearly demonstrates DATE's international character, global reach and impact.

For the 23<sup>rd</sup> year in a row, DATE has prepared an exciting technical programme. With the help of the 328 members of the Technical Programme Committee, who carried out 3014 reviews (mostly four reviews per submission), 194papers (26%) were finally selected for regular presentation and 82 additional ones (cumulatively 37%, including all papers) for interactive presentation.

On the first day of the DATE week, **six in-depth technical tutorials** on the main topics of DATE as well as **one industry hands-on tutorial** will be given by leading experts in their respective fields. The topics cover Early Reliability Analysis in Microprocessor Systems, AI Chip Technologies and DFT Methodologies, Data Analytics for Scalable Computing Systems Design, Security in the Post-Quantum Era, HW/SW code sign of Heterogeneous Parallel dedicated Systems, Evolutionary computing for EDA, and the Deployment of deep learning networks on FPGA (Mathworks).

The first day of the conference will close with the **PhD Forum**, where 32 selected students who have completed their PhD thesis or are about to, can showcase their work to the academia and the industrial community.

During the Opening Ceremony on Tuesday, **plenary keynote lectures** will be given by Philippe Magarshack, Corporate Vice President at ST Microelectronics, and Luca Benini, chair of digital Circuits and Systems at ETH Zurich and Professor at University of Bologna. On the same day, the **Executive Track** offers hot-topic presentations given by executive speakers from companies leading the design and automation industry. Furthermore, a talk by Catherine Schuman from Oak Ridge National Laboratory, will give an overview of the history of neuromorphic computing and will present the current state of research in the field.

The main conference programme from Tuesday to Thursday includes 55 technical sessions organized in parallel tracks from the four areas

- **D** Design Methods & Tools
- **A** Application Design
- **T** Test and Dependability
- **E** Embedded and Cyber-physical Systems

and from several special sessions on Hot Topics, such as Memories for Emerging Applications, Architectures for Emerging Technologies (Quantum Computing, Edge Computing, Neural Algorithms, In-Memory Computing, Bio-Inspired Adaptive Hardware), Hardware Security, 3D Integration and Logic Reasoning for Functional ECO, as well as results and lessons learned from European projects. Additionally, there are numerous Interactive Presentations which are organised into five IP sessions.

Two Special Days in the programme will focus on areas bringing new challenges to the system design community: **Embedded AI and Silicon Photonics**. Each of the Special Days will have a full programme of keynotes, panels, tutorials and technical presentations.





https://www.date-conference.com/

The Special Day on **Embedded Artificial Intelligence** will cover new trends in cognitive algorithms, hardware architectures, software designs, emerging device technologies as well as the application space for deploying AI into edge devices. The topics will include technical areas to enable the realization of embedded artificial intelligence on specialized chips, such as bio-inspired chips, with and without self-learning capabilities, special low-power accelerator chips for aiding in vector/matrix-based computations, convolution and deep-net chips for possible machine learning, cognitive, and perception applications in health, automotive, robotics, or smart cities applications. A particular highlight of the day will be the luncheon keynote given by Jim Tung, who will present Mathworks' vision on how to leverage Embedded Intelligence in Industry.

The Special Day on **Silicon Photonics** will focus on data communication via photonics for both data centre/high-performance computing and optical networks on chip applications. Industrial and academic experts will highlight recent advances on devices and integrated circuits. The sessions will also feature talks on design automation and link-level simulations. Other applications of silicon photonics such as sensing and optical compute will also be discussed. As a highlight of the special day, Joachim Schultze from DZNE will talk about bottlenecks and challenges for HPC in medicinal and genomics research during his luncheon keynote.

A timely Special Initiative "Autonomous Systems Design – Automated Vehicles and beyond" is held on Thursday and Friday, consisting of reviewed and invited papers as well as working sessions.

To inform attendees on commercial and design-related topics, there will be a full programme in the **Exhibition Theatre**, which will combine presentations by exhibiting companies, best-practice reports by industry leaders on their latest design projects and selected conference special sessions. A special industrial keynote will be given by Philippe Quinio, STMicroelectronics.

The conference is complemented by an **exhibition**, **running for three days (Tuesday – Thursday)**, including exhibition booths from companies, and collaborative research initiatives among which, also EU project presentations. The exhibition provides a unique networking opportunity and is the perfect venue for industries to meet University Professors to foster University Programmes and especially for PhD Students to meet future employers.

On Friday, **eight full-day workshops** cover several hot topics from areas like Autonomous Systems Design, Optical/Photonic Interconnects, Computation-In-Memory, Open-Source Design Automation, Stochastic Computing for Neuromorphic Architectures, Hardware Security, Quantum Computing and Imaging Solutions.

For further information, please visit: www.date-conference.com

We wish you an exciting and memorable DATE 2020, a successful exhibition visit and an entertaining DATE party on Wednesday evening.



DATE 2020 General Chair **Giorgio Di Natale** TIMA Laboratory (CNRS, Univ. Grenoble Alpes, Grenoble INP), FR



DATE 2020 Programme Chair Cristiana Bolchini Politecnico di Milano, IT





https://www.date-conference.com/

# DATE 2020 Executive Committee





https://www.date-conference.com/

Vice General Chair

Università di Verona, IT

Franco Fummi

### **DATE 2020 Executive Committee**



**General Chair Giorgio Di Natale** CNRS/TIMA, FR



**Past General Chair** Jürgen Teich Friedrich-Alexander-Universität Erlangen-Nürnberg, DE



Programme Chair - Track D - Design, **Methods and Tools Chair Cristiana Bolchini** 



Vice Program Chair Ian O'Connor École Centrale de Lyon, FR



**Track T - Test and Dependability Chair Jaume Abella** Barcelona Supercomputing Center, ES



**Finance Chair** Wolfgang Müller University of Paderborn, DE

Audit Co-Chair

Volker Düppe DATE, DE



**Finance Co-Chair** Marian Verhelst KULeuven - ESAT - MICAS, BE





**EDAA General Chair - Chair of the DSC** Norbert Wehn University of Kaiserslautern, DE



**Executive and Special Sessions Co-Chair Marco Casale Rossi** Synopsys, IT



Special Day Embedded Artificial Intelligence **Co-Chair Bernabé Linares** IMSE-CNM, ES



**Special Day Silicon Photonics Co-Chair** Gabriela Nicolescu Ecole Polytechnique de Montreal, CA



**Interactive Presentations Chair** Marisa Lopez-Vallejo UPM, ES



**Friday Workshops Co-Chair** Eli Bozorgzadeh University of California, Irvine, US



**Special Day Embedded Artificial Intelligence Co-Chair** Li-C Wang University of California, Santa Barbara, US



**Special Day Silicon Photonics Co-Chair** Luca Ramini Hewlett Packard Labs, US



**Monday Tutorials Chair** Mehdi Tahoori Karlsruhe Institute of Technology, DE



Friday Workshops Co-Chair **Michael Glaß** University of Ulm, DE



Politecnico di Milano, IT



**Track A - Application Design Chair Theocharis Theocharides** University of Cyprus, CY



Track E - Embedded and Cyber-Physical **Systems Chair** Valeria Bertacco University of Michigan, US



Audit Chair - EDAA Finance Chair Herman Beke LUCEDA Photonics, BE



**Donatella Sciuto** Politecnico di Milano, IT



**Executive and Special Sessions Co-Chair** Giovanni De Micheli EPFL, CH

Page 5





https://www.date-conference.com/



EDAA/ACM SIGDA/IEEE CEDA PhD **Forum Chair Robert Wille** Johannes Kepler Universität Linz, AT



**Review Chair Alberto Bosio** INL, FR



**Review Vice Chair** Graziano Pravadelli

**Fabien Clermidy** 

CEA, FR

**Press and Publicity Chair** 



**Proceedings Chair** Ioana Vatajelu TIMA/CNRS/Université Grenoble Alpes, FR



**Exhibition Chair** Ahmed Jerraya CEA, FR



**University Booth Co-Chair** Frédéric Pétrot IMAG, FR



**European Projects Chair** Francisco Cazorla Barcelona Supercomputing Center, ES



Local Arrangement Vice Chair Wendelin Serwe INRIA, Grenoble, FR



**ASP-DAC Representative at DATE** Hiroyuki Tomiyama College of Science and Engineering, Ritsumeikan University, JP



**ESD** Alliance Liaison **Bob Smith** Electronic System Design (ESD) Alliance, US



**Conference Organization - Conference** Manager Eva Smejkal K.I.T. Group GmbH Dresden, DE



**Conference Organization - Accounting** Jörg Herrmann K.I.T. Group GmbH Dresden, DE



SSCS Liaison **Georges Gielen** KU Leuven, BE



**Exhibition Theatre Chair** Jürgen Haase edacentrum, DE

Università di Verona, IT



IA Village Chair Lorena Anghel IMAG, FR



**University Booth Co-Chair** Andreas Vörg edacentrum, DE



Local Arrangement Chair **Pascal Vivet** CEA, FR



**DATE Representative at ASP-DAC - ACM** Liasion Jörg Henkel Karlsruhe Institute of Technology, DE



**ESWEEK Representative at DATE** Soonhoi Ha Seoul National University, KR



**ESD** Alliance Liaison **Graham Bell** ESD Alliance, US



**Conference Organization - Registration** Anja Zeun K.I.T. Group GmbH Dresden, DE



**Conference Organization - Exhibition and Sponsorship** Kathleen Schäfer K.I.T. Group GmbH Dresden, DE







https://www.date-conference.com/

# DATE 2020 Sponsors Committee





https://www.date-conference.com/

## **DATE 2020 Sponsors Committee**



EDAA Chair and Chair of the DSC Norbert Wehn University of Kaiserslautern, DE



**EDAA Vice Chair Lorena Anghel** IMAG, FR



DATE General Chair Giorgio Di Natale CNRS/TIMA, FR

**ESD** Alliance Liaison

**Graham Bell** 

ESD Alliance, US

9

Past EDAA Chair Wolfgang Nebel OFFIS and University of Oldenburg, DE



**EDAA Finance Chair** Herman Beke DATE, BE



ESD Alliance Liaison (retired) Bob Smith Electronic System Design (ESD) Alliance, US



DATE Finance Chair Wolfgang Müller University of Paderborn, DE



IEEE Council on EDA (CEDA) Liaison Donatella Sciuto Politecnico di Milano, IT



ECSI Liaison Wolfgang Rosenstiel University of Tübingen and edacentrum, DE



Russian Academy of Siences (RAS) Liaison Alexander L. Stempkovsky Russian Academy of Sciences (RAS), RU



IEEE Council on EDA (CEDA) Liaison David Atienza EPFL, CH



ACM/SIGDA Liaison Jörg Henkel Karlsruhe Institute of Technology, DE



SSCS Liaison Georges Gielen KU Leuven, BE





https://www.date-conference.com/

# Technical Programme Topic Chairs





https://www.date-conference.com/

### **Technical Program Topic Chairs**

**Track D - Design, Methods and Tools Chair:** Cristiana Bolchini Politecnico di Milano, IT

D1 System Specification and Modeling

**Chair:** Frederic Mallet Universite Cote d'Azur, FR

**Co-Chair:** Gianluca Palermo Politecnico di Milano, IT

### D4 Formal Methods and Verification

**Chair:** Alessandro Cimatti Fondazione Bruno Kessler, IT

**Co-Chair:** Anna Slobodova Centaur Technology, US

D7 Network on Chip andCommunication-Centric Design

**Chair:** Romain Lemaire CEA-Leti, FR

**Co-Chair:** Li-Shiuan Peh National University of Singapore, SG

#### D10 Approximate Computing

Chair: Lukas Sekanina Brno University of Technology, CZ

**Co-Chair:**TajanaRosing UCSD, US

D13 Emerging Design Technologies for Future Computing

**Chair:** Elena Gnani University of Bologna, IT

**Co-Chair:**SubhasishMitra Stanford University, US D2 System-Level Design Methodologies and High-Level Synthesis

**Chair:** Yuko Hara-Azumi Tokyo Institute of Technology, JP

**Co-Chair:** Philippe Coussy Universite de Bretagne-Sud/Lab-STICC, FR

DT5 Design and Test for Analog andMixed-Signal Circuits and Systems, and MEMS

**Chair:** Manuel Barragan TIMA Laboratory, FR

**Co-Chair:** Mark Po-Hung Lin National Chiao Tung University, TW

D8 Architectural and Microarchitectural Design

Chair: Francisco J Cazorla Barcelona Supercomputing Center, ES

**Co-Chair:** Olivier Sentieys INRIA, FR

#### D11 Reconfigurable Systems

Chair: Philip Brisk University of California, Riverside, US

**Co-Chair:**Suhaib A. Fahmy University of Warwick, GB

D14 Emerging Design Technologies for Future Memories

Chair: Shahar Kvatinsky Technion, IL

**Co-Chair:**Chengmo Yang University of Delaware, US

D3 System Simulation and Validation

**Chair:** Graziano Pravadelli University of Verona, IT

**Co-Chair:** Avi Ziv IBM Research - Haifa, IL

DT6 Design and Test of Secure Systems

**Chair:** Ilia Polian University of Stuttgart, DE

**Co-Chair:** Lejla Batina Radboud University Nijmegen, NL

D9 Low-power, Energy-efficient and Thermal-aware Design

**Chair:** Andrea Calimera Politecnico di Torino, IT

**Co-Chair:** Pascal Vivet CEA-LETI, FR

D12 Logical and Physical Analysis and Design

Chair: L. Miguel Silveira INESC ID/IST - Lisbon University, PT

**Co-Chair:** Mathias Soeken EPFL, CH





https://www.date-conference.com/

Track A - Application Design Chair: TheocharisTheocharides University of Cyprus, CY

## A1 Power-efficient and Sustainable Computing

**Chair:**BarisAksanli San Diego State University, US

**Co-Chair:**Jungwook Choi Hanyang University, KR

A4 Augmented Living and Personalized Healthcare

**Chair:**IoannisPapaefstathiou Aristotle University of Thessaloniki, GR

**Co-Chair:** Daniela De Venuto Politecnico di Bari, IT

A7 Applications of Emerging Technologies

**Chair:** Robert Wille Johannes Kepler University Linz, AT

**Co-Chair:** Michael Niemier University of Notre Dame, US

#### A2 Robotics and Industry 4.0

Chair: Ulrike Thomas Technical University of Chemnitz, DE

**Co-Chair:** Federica Ferraguti University Modena and Reggio Emilia, IT

A5 Secure Systems, Circuits, and Architectures

**Chair:** Lionel Torres University of Montpellier, FR

**Co-Chair:** Bertrand Cambou Northern Arizona University, US

#### A8 Industrial Experiences Brief Papers

**Chair:** Norbert Wehn University of Kaiserslautern, DE

**Co-Chair:** Nicolas Ventroux CEA, LIST, FR

#### A3 Automotive Systems and Smart Energy Systems

**Chair:** Sebastian Steinhorst Technical University of Munich, DE

**Co-Chair:** David Boyle Imperial College London, GB

A6 Self-adaptive and Learning Systems

**Chair:** Antonio Miele Politecnico di Milano, IT

**Co-Chair:** Gilles Sassatelli LIRMM CNRS/University of Montpellier 2, FR

#### Track T - Test and Dependability Chair: Jaume Abella Barcelona Supercomputing Center (BSC-CNS), ES

T1 Modeling and Mitigation of Defects, Faults, Variability, and

Reliability
Chair: Arnaud Virazel

LIRMM, FR

**Co-Chair:** Bram Kruseman NXP Semiconductors, NL

T4 System-Level Dependability

Chair: Maria K. Michael Electrical and Computer Engineering & KIOS Center of Excellence, University of Cyprus, CY

**Co-Chair:** Georgios Karakonstantis Queen's University Belfast, GB T2 Test Generation, TestArchitectures, Design for Test, and Diagnosis

Chair: Patrick Girard LIRMM / CNRS, FR

**Co-Chair:** Bernd Becker University of Freiburg, DE

DT5 Design and Test for Analog andMixed-Signal Circuits and Systems, andMEMS

**Chair:** Manuel Barragan TIMA Laboratory, FR

**Co-Chair:** Mark Po-Hung Lin National Chiao Tung University, TW

## T3 Microarchitecture-Level Dependability

**Chair:** Ramon Canal UniversitatPolitècnica de Catalunya, ES

**Co-Chair:** Stefano Di Carlo Politecnico di Torino, IT

DT6 Design and Test of Secure Systems

**Chair:** Ilia Polian University of Stuttgart, DE

**Co-Chair:** Lejla Batina Radboud University Nijmegen, NL





https://www.date-conference.com/

#### Track E - Embedded and Cyber-Physical Systems

**Chair:** Valeria Bertacco, University of Michigan, US

## E1 Real-time and Dependable Systems

**Chair:** Dionisio de Niz Carnegie Mellon University, US

**Co-Chair:** Liliana Cucu-Grosjean INRIA, FR

E4 Embedded Software Architecture, Compilers and Tool Chains

**Chair:** Sara Vinco Politecnico di Torino, IT

**Co-Chair:**BorzooBonakdarpour Iowa State University, US E2 Embedded Systems for Deep Learning

**Chair:**TulikaMitra National University of Singapore, SG

**Co-Chair:** Luca Carloni Columbia University, US

E5 Cyber-Physical Systems Design

**Chair:**Shiyan Hu Michigan Technological University, US

**Co-Chair:** Davide Quaglia University of Verona, IT

E3 Model-Based Design, Verification and Security for Embedded Systems

**Chair:**Ylies Falcone Univ. Grenoble Alpes, Inria, FR

**Co-Chair:** Todd Austin University of Michigan, US





https://www.date-conference.com/

# Technical Programme Committee





https://www.date-conference.com/

### **Technical Programme Committee**

Baris Aksanli, San Diego State University, US Mohammad Al Faruque, University of California, Irvine, US Armin Alaghi, University of Washington, US Luca Amaru, Synopsys, US Paolo Amato, Micron, IT Amir Aminifar, EPFL, CH Lorena Anghel, Grenoble-Alpes University, FR Giovanni Ansaloni, USI Lugano, CH Rubio Antonio, UPC, ES Davide Appello, STMicroelectronics, IT Hossein Asadi, Sharif University of Technology, IR David Atienza, EPFL, CH Todd Austin, University of Michigan, US Aydin Aysu, North Carolina State University, US Nadine Azemard, LIRMM, FR Woongki Baek, UNIST, KR Manuel Barragan, TIMA Laboratory, FR Ezio Bartocci, TU Wien, AT Lejla Batina, Radboud University Nijmegen, NL Bernd Becker, University of Freiburg, DE Georg T. Becker, DSI Berlin, DE Nikolaos Bellas, University of Thessaly, GR Giovanni Beltrame, Polytechnique Montréal, CA Mladen Berekovic, TU Braunschweig, DE Paolo Bernardi, Politecnico di Torino, IT Anna Bernasconi, Università di Pisa, IT Marko Bertogna, Università di Modena e Reggio Emilia, IT Michaela Blott, Xilinx, IE Nicola Bombieri. Università di Verona. IT Borzoo Bonakdarpour, Iowa State University, US Lilian Bossuet, Université de Lyon, FR Guillermo Botella, Complutense University of Madrid, ES Christos Bouganis, Imperial College London, GB David Boyle, Imperial College London, GB Philip Brisk, University of California, Riverside, US Andreas Burg, EPFL, CH Andrea Calimera, Politecnico di Torino, IT Vinicius Callegaro, Mentor a Siemens Business, US Bertrand Cambou, Northern Arizona University, US Kerem Camsari, Purdue University, US Ramon Canal, UniversitatPolitècnica de Catalunya, FS Luca Carloni, Columbia University, US

Benjamin Carrion Schaefer, University of Texas at Dallas, US Luigi Carro, UFRGS, BR Luca Cassano, Politecnico di Milano, IT Jeronimo Castrillon, TU Dresden, DE Mario R. Casu, Politecnico di Torino, IT Francisco J Cazorla, BSC, ES Wanli Chang, University of York, GB Thidapat (Tam) Chantem, Virginia Tech, US Anupam Chattopadhyay, Nanyang Technological University, SG Sudipta Chattopadhyay, Singapore University of Technology and Design, SG Ricardo Chaves, INESC-ID / Universidade de Lisboa, PT Mingsong Chen, East China Normal University, CN Yiran Chen, Duke University, US Yuanging Cheng, Beihang University, CN Ray Cheung, City University of Hong Kong, HK Daniel Chillet, University of Rennes 1, FR Jungwook Choi, Hanyang University, KR Mahesh Chowdhary, STMicroelectronics, US Alessandro Cilardo, Università di Napoli Federico II, IT Alessandro Cimatti, Fondazione Bruno Kessler, IT Caroline Collange, INRIA, FR Philippe Coussy, Université Bretagne Sud / Lab-STICC. FR Liliana Cucu-Grosjean, INRIA, FR Bita Darvish Rouhani, Microsoft, US Anup Das, Drexel University, US Eduardo de la Torre, Universidad Politécnica de Madrid, ES Dionisio de Niz, Carnegie Mellon University, US Flavio M. de Paula, IBM Corporation, US Robert de Simone, INRIA, FR Maria Merlyne De Souza, University of Sheffield, GB Daniela De Venuto. Politecnico di Bari. IT Alberto Antonio Del Barrio Garcia, Complutense University of Madrid, ES Stéphanie Delaune, Université de Rennes / Inria / IRISA, FR Alper Demir, Koc University, TR Patricia Derler, National Instruments, US Stefano Di Carlo, Politecnico di Torino, IT Jean-Philippe Diguet, Lab-STICC / CNRS, FR Rolf Drechsler, UniversitätBremen / DFKI, DE





https://www.date-conference.com/

Guillaume Duc, TélécomParisTech, FR Gu"nhanDu"ndar, Bogazici University, TR Nikil Dutt, University of California, US Arvind Easwaran, Nanvang Technological University. SG Thomas Ernst, CEA-Leti, FR Suhaib A. Fahmy, University of Warwick, GB Ylies Falcone, Université Grenoble Alpes / Inria, FR Deliang Fan, Arizona State University, US Zhenman Fang, Simon Fraser University, CA Federica Ferraguti, Università di Modena e Reggio Emilia. IT Goerschwin Fey, Hamburg University of Technology, DE Viktor Fischer, Hubert Curien Laboratory, Jean Monnet University, FR Petr Fišer, Czech TU in Prague / FIT, CZ William Fornaciari, Politecnico di Milano, IT Nikos Foutris, University of Manchester, GB Joseph Friedman, University of Texas at Dallas, US Masahiro Fujita, University of Tokyo, JP Abdoulaye Gamatie, Université de Montpellier, FR Andreas Gerstlauer, University of Texas at Austin, US Patrick Girard, LIRMM / CNRS, FR Bastien Giraud, CEA-Leti, FR Dimitris Gizopoulos, University of Athens, GR Michael Glaß, Universität Ulm, DE Sabine Glesner, TU Berlin, DE Elena Gnani, Università di Bologna, IT Dip Goswami, Eindhoven University of Technology, NL Helmut Graeb, TU Munich, DE Paul Gratz, Texas A&M University, US Mariagrazia Graziano, Politecnico di Torino, IT Daniel Grosse, UniversitätBremen / DFKI, DE radugrosu, TU Wien, AT Jorge Guajardo, Bosch Research and Technology Center, Robert Bosch LLC, US Ujjwal Gupta, Intel Corporation, US Soonhoi Ha, Seoul National University, KR Basel Halak, Southampton University, GB Frank Hannig, Friedrich-Alexander-Universität Erlangen-Nu rnberg, DE Yuko Hara-Azumi, Tokyo Institute of Technology, JP Jim Harkin, Ulster University, GB Masanori Hashimoto, Osaka University, JP Arne Heittman, RWTH Aachen University, DE AnnelieHeuser, Université de Rennes / Inria / CNRS / IRISA, FR

Gage Hills, Massachusetts Institute of Technology, US HoumanHomayoun, George Mason University, US Martin Horauer, University of Applied Sciences Technikum Wien, AT Shiyan Hu, Michigan Technological University, US Yu Hua, Huazhong University of Science & Technology, CN Mike Hutter, Cryptography Research Inc., US Mohamed Ibrahim, Intel Corporation, US Leandro Indrusiak, University of York, GB Mohamad Jaber, American University of Beirut, LB JornJanneck, Lund University, SE Christophe Jego, IMS Labo, Bordeaux INP, FR Li Jiang, Shanghai Jiao Tong University, CN Ajay Joshi, Boston University, US Lei Ju, School of Cyber Science and Technology, Shandong University, CN Matthias Jung, Fraunhofer IESE, DE Artur Jutman, Testonica Lab, EE Maria K. Michael, Electrical and Computer Engineering & KIOS Center of Excellence / University of Cyprus, CY Seiji Kajihara, Kyushu Institute of Technology, JP Seokhyeong Kang, Pohang University of Science and Technology, KR NachiketKapre, University of Waterloo, CA Georgios Karakonstantis, Queen's University Belfast, GB Naghmeh Karimi, University of Maryland, Baltimore County, US Elif Bilge Kavun, University of Sheffield, GB Doris Keitel-Schulz, Infineon Technologies, DE Georgios Keramidas, Aristotle University of Thessaloniki/Think Silicon S.A., GR, GR Oliver Keszocze, Friedrich-Alexander-Universität Erlangen-Nu"rnberg, DE Hyoseung Kim, University of California, Riverside, US Leonidas Kosmidis, BSC, ES Tushar Krishna, Georgia Tech, US AngelikiKritikakou, Université de Rennes / Inria / CNRS / IRISA, FR Bram Kruseman, NXP Semiconductors, NL Shahar Kvatinsky, Technion, IL Luciano Lavagno, Politecnico di Torino, IT Kyuho Lee, UNIST, KR Gildas Leger, Instituto de Microelectronica de Sevilla, IMSE-CNM, (CSIC - Universidad de Sevilla), ES Romain Lemaire, CEA-Leti, FR Guy Lemieux, University of British Columbia, CA





#### https://www.date-conference.com/

Kerstin Lemke-Rust, Bonn-Rhein-Sieg University of Applied Sciences, DE Alexandre Levisse, EPFL, CH Bing Li, TU Munich, DE Hai (Helen) Li, Duke University / TU Munich, US Shuangchen Li, Alibaba Group, US Wenchao Li, Boston University, US Mark Po-Hung Lin, National Chiao Tung University, TW Giuseppe Lipari, Université de Lille 1, FR Chenchen Liu, University of Maryland, Baltimore County, US Weigiang Liu, Nanjing University of Aeronautics and Astronautics, CN Yongpan Liu, Tsinghua University, CN Fabrizio Lombardi, Northeastern University, US Marie-Minerve Louerat, CNRS / Université Pierre et Marie Curie, FR Mohamed M. Sabry, Nanyang Technological University, SG Alberto Macii, Politecnico di Torino, IT Enrico Macii, Politecnico di Torino, IT Martina Maggio, Lund University, SE Michele Magno, ETH Zurich, CH Frederic Mallet, Université Cote d'Azur, FR Cristiano Malossi, IBM Research, CH Renato Mancuso, Boston University, US MichailManiatakos, New York University Abu Dhabi, AE Cedric Marchand, École Centrale de Lyon, FR Igor L. Markov, University of Michigan, US Ramy Medhat, University of Waterloo, CA Julio Medina, University of Cantabria, ES Marcel Medwed, NXP Semiconductors Austria GmbH, AT GokhanMemik, Northwestern University, US Daniel Menard, INSA Rennes, FR NeleMentens, KU Leuven, BE Geoff Merrett, University of Southampton, GB Brett Meyer, McGill University, CA Antonio Miele, Politecnico di Milano, IT Shahriar Mirabbasi, University of British Columbia, CA SubhasishMitra, Stanford University, US TulikaMitra, National University of Singapore, SG Anca Molnos, CEA-Leti, FR Fernando Moraes, PUCRS University, BR Katell Morin-Allory, TIMA Laboratory, FR Laurent Mounier, VERIMAG / UGA, FR Saibal Mukhopadhyay, Georgia Tech, US RazvanNane, TU Delft, NL

Alberto Nannarelli, TU Denmark, DK SmailNiar, Université Polytechnique Hauts-de-France, FR Gabriela Nicolescu, Polytechnique Montréal, CA Michael Niemier, University of Notre Dame, US DimitrisNikolos, University of Patras, GR Jean-Philippe Noel, CEA-Leti, FR David Novo, Université de Montpellier, FR Gianluca Palermo, Politecnico di Milano, IT Preeti Ranjan Panda, IIT Delhi, IN IoannisPapaefstathiou, Aristotle University of Thessaloniki, GR Bogdan Pasca, Intel, FR Sudeep Pasricha, Colorado State University, US Roberto Passerone, Università di Trento, IT Vasilis Pavlidis, University of Manchester, GB Li-Shiuan Peh, National University of Singapore, SG Rodolfo Pellizzoni, University of Waterloo, CA Miquel Pericas, Chalmers, SE Dirk Pesch, University College Cork, IE Linh Thi Xuan Phan, University of Pennsylvania, US StjepanPicek, TU Delft, NL Christian Pilato, Politecnico di Milano, IT Andy Pimentel, University of Amsterdam, NL Marco Platzner, University of Paderborn, DE DionisiosPnevmatikatos, School of ECE, National TU Athens & FORTH-ICS, GR Ilia Polian, University of Stuttgart, DE Massimo Poncino, Politecnico di Torino, IT MichelePortolan, TIMA, Univesité Grenoble Alpes, FR GrazianoPravadelli, Università di Verona, IT Davide Quaglia, Università di Verona, IT Stefano Quer, Politecnico di Torino, IT Damien Querlioz, Université Paris-Sud, FR Anand Raghunathan, Purdue University, US Abbas Rahimi, ETH Zurich, CH JaanRaik, Tallinn University of Technology, EE ShalooRakheja, University of Illinois at Urbana-Champaign, US ArijitRaychowdhury, Georgia Tech, US Brandon Reagen, NYU/Facebook, US Francesco Regazzoni, ALaRI, CH semeenrehman. TU Wien. AT Heike Riel, IBM Research, CH Heinz Riener, EPFL, CH Tanguy Risset, Inria/INSA-Lyon, FR Anders Robertsson, Lund University, SE Alberto Ros, Universidad de Murcia, ES TajanaRosing, University of California, San Diego, US





#### https://www.date-conference.com/

Davide Rossi, Università di Bologna, IT Manoj Sachdev, University of Waterloo, CA Selma Saidi, TU Dortmund, DE Kazuo Sakivama. University of Electro-Communications, JP Ernesto Sanchez, Politecnico di Torino, IT Marco D. Santambrogio, Politecnico di Milano, IT Gilles Sassatelli, Université de Montpellier, FR Christian Sauer, Cadence Design Systems, DE Matteo Saveriano, University of Innsbruck, AT Patrick Schaumont, Worcester Polytechnic Institute, US Christoph Scholl, University of Freiburg, DE Matthias Schunter, Intel Labs, DE Donatella Sciuto, Politecnico di Milano, IT Lukas Sekanina, Brno University of Technology, CZ Olivier Sentievs, INRIA, FR Johanna Sepúlveda, Airbus Defence and Space, DE RishadShafik, Newcastle University, GB Cristina Silvano, Politecnico di Milano, IT L. Miguel Silveira, INESC-ID / Universidade de Lisboa. PT Amit Kumar Singh, University of Essex, GB Magnus Själander, Norwegian University of Science and Technology, NO Nicolas Sklavos, University of Patras, GR Stefan Slesazeck, NaMLabgGmbH, DE Anna Slobodova, Centaur Technology, US Mathias Soeken, EPFL, CH Matteo SonzaReorda, Politecnico di Torino, IT VassosSoteriou, Cyprus University of Technology, CY Christos Sotiriou, University of Thessaly, GR IoannisSourdis, Chalmers, SE Alessio Spessot, IMEC, BE Sebastian Steinhorst, TU Munich, DE Sander Stuijk, Eindhoven University of Technology, NL RuggeroSusella, STMicroelectronics, IT Sheldon Tan, University of California, Riverside, US JurgenTeich, Friedrich-Alexander-Universität Erlangen-Nu"rnberg, DE Vasileios Tenentes. University of Ioannina. GR Ulrike Thomas, TU Chemnitz, DE Daniel Tille, Infineon Technologies, DE Lionel Torres, Université de Montpellier, FR Martin Albrecht Trefzer, University of York, GB Chi Ying Tsui, Hong Kong University of Science and Technology, HK

Jerzy Tyszer, Poznan University of Technology, PL DimitriosTzovaras, CERTH/ITI, GR Marco Vacca, Politecnico di Torino, IT Rene van Leuken, TU Delft, NL Nicolas Ventroux, CEA List, FR Ingrid Verbauwhede, KU Leuven, BE Marian Verhelst, KU Leuven, BE Vincent Verneuil, NXP Semiconductors, DE Sara Vinco, Politecnico di Torino, IT Arnaud Virazel, LIRMM, FR Pascal Vivet, CEA-Leti, FR YakirVizel, Technion, IL Hank Walker, Texas A&M University, US Walter Weber, TU Wien, AT Norbert Wehn, University of Kaiserslautern, DE Georg Weissenbacher, TU Wien, AT Wujie Wen, Lehigh Unversity, US Xiaoqing Wen, Kyushu Institute of Technology, JP Paul Whatmough, Arm Research, US Robert Wille, Johannes Kepler University Linz, AT Daniel Wong, University of California, Riverside, US Stephan Wong, TU Delft, NL Jiang Xu, Hong Kong University of Science and Technology, HK Jason Xue, City University of Hong Kong, HK SotiriosXvdis. National TU Athens. GR Shigeru Yamashita, Ritsumeikan University, JP Chengmo Yang, University of Delaware, US Hailong Yao, Tsinghua University, CN Yang (Cindy) Yi, Virginia Tech, US Shouyi YIN, Tsinghua University, CN Bei Yu, The Chinese University of Hong Kong, HK Hao Yu, Southern University of Science and Technology, China, CN Wenjian Yu, Tsinghua University, CN Wei Zhang, Hong Kong University of Science and Technology, HK Xuan (Silvia) Zhang, Washington University in St. Louis, US Zheng Zhang, University of California, Santa Barbara, US Zhiru Zhang, Cornell University, US Weisheng Zhao, Beihang University, CN Cheng Zhuo, Zhejiang University, CN Dirk Ziegenbein, Robert Bosch GmbH, DE Avi Ziv, IBM Research, IL Davide Zoni, Politecnico di Milano, IT





https://www.date-conference.com/

# **External Reviewers**





https://www.date-conference.com/

### **External Reviewers**

Abdullah Aljuffri Abdulgader Mahmoud Adnan Rakin Ahmet Can Mert Ahsen Eiaz Alberto Bocca Alberto Carelli Albin Eldstål Damlin Alec Lu Alejandro Calderon Alessandro Orlando Alessandro Pappalardo Alessandro Savino Alessandro Tempia Calvino Alessio Burello Alessio Burrello Alexander Lamprecht Ali Banazogar Ali Jahanshahi Ali Pahlevan Alireza Amirshahi Alireza Mahzoon Alvaro Jover-Alvarez An Zou Andre Seznec Andrea Gussoni Andrea Micheli Andreas Kouloumpris André Luís Del Mestre Martins Ana Li Angelo Garofalo Angshuman Karmakar Ankita Samaddar Anouar Nechi Anthony Lopez Anthony Thomas Antonio Cipolletta Antonio García Ríos Antonio Miele Anui Dubev Anway Mukherjee Agib Javed Archanaa Santhana Krishnan Arman Iranfar Arnaud Poittevin Arnav Vaibhav Malawade Artur Pogiel Atsushi Matsuo Awais Rajput Banik Subhadeep Baogang Zhang Begum Egilmez Benoît Denkinger Berk Ulker Bertrand Le Gal

Bharath Prabakaran Bhavishya Goel **Bilal Saleh** Bin Duan **Biswadip Maitv** Bo Qiao Bohan Yang Bonan Yan Boyou Zhou Brice Colombier Bruno Schmitt Bryan Donyanavard Carl-Daniel Hailfinger Cassius Puodzius Chase Cook Chase Cook Chenfeng Zhao Chenhui Deng Christian Heidorn Christian Weis Christina Plump Christopher Blochwitz Christopher Casares Christos Gkantidis **Clement Zrounba** Clément Ballabriga Daisuke Fujimoto Dakshina Dasari **Damien Roubissout** Danilo Siiacic Daniël Kraak David Lemma David Trilla Debayan Roy Dionisio Minopoli **Dolly Sapra** Domenico lezzi **Dominique Morche** Ecenur Ustun Eduardo Esmanhotto Eduardo Weber Wachter Edward Hanson Eleonora Testa Elham Cheshmikhani Emad Kasaeyan Naeini **Emanuel Regnath** Emanuele Del Sozzo Emirhan Poyraz Emre Karabulut Etienne Borde **Etienne Dupuis** Evangelos Vasilakis Fabien Bouquillon Fabio Pavanello Fan Chen

Fanruo Meng Farnaz Forooghifar Fateme Hosseini Federica Ferraguti Federico Reghenzani Fedor Smirnov Fei Wu Felipe Marranghello Felix Winterer Fin Hendrik Bahnsen Florenc Demrozi Florent Bernard Franz-Josef Streit Frits Schalii Furkan Aydin Furkan Turan Gabriella Trucco Gautham Seetanadi Gianluca Martino Gilberto Ochoa Ruiz Giovanni Agosta Giulio Gambardella Giuseppe Di Guglielmo Giuseppe Massari Giuseppe Tagliavini Gonçalo Tavares Grzegorz Mrugalski Guilherme Cardoso Medeiros Guy Eichler Hadi Brais Haii Akhundov Hamid Neiatollahi Hamid Tabani Hamza Ouarnoughi Han Zhou Han Zhou Hannah Badier Hao Geng Haoyu Yang Hassan Ghasemzadeh Mohammadi Havate Okuhara Heejong Park, Bibin Nair Henri-Pierre Charles Hillel Mendelson Hoda Khouzani Hongyu An Huifeng Zhu Huijie YOU lan Gray Ioannis Tsiokanos Isaar Ahmad Ivan Rodriguez Jacopo Panerati Jalil Boukhobza





#### https://www.date-conference.com/

Luca Mocerino

James Bantock Jan Lauinger Jan Moritz Joseph Jean-Michel Portal Jens Schlumberger Jiachen Mao Jiameng Fan Jianwen Li Jihye Kwon Jinwei Zhang Jinwei Zhang Jo Vliegen Joao Paulo de Lima Joaquín Recas Jonas Wloka Jordan Dotzel Jordi Cardona Jorge Echavarria Jose Bermudo João Carlos Cabrita Resende Julien Forget Julien Montmasson Jun ZENG Junlong Zhou Justyna Zawada Jérémie Crenne Kacper Wardega Kamyar Mirzazad Barijou Kangwei Liu Karim Ali Karthik Garimella Karunakar Reddy Basireddy Kasra Moazzemi Kenshu Seto Keren Liu Kevin Martin Khuong An Vo Kostas Papagiannopoulos Kostas Tovletoglou Kuan-lin Chiu Larissa Rozales Goncalves Lauren De Meyer Leila Delshadtehrani Lenos loannou Leo Weissbart Leonore Winterer Li Yang Lina Mortajine Linda Pagli Linghao Song Linus Feiten Linus Witschen Liu Ke Lizhou Wu Lorenzo Ciampolini Lorenzo Di Tucci Lu Zhang Luca Mariot

Luca Pezzarossa Luca Piccolboni Lucian Petrica Luciano Lores Caimi Lukas Cavigelli Lukasz Chmielewski Lutz Schammer Madhavan Manivannan Maha Kooli Mahdi Zahedi Majed Beigi Marc Pfeifer Marc Vauclair Marcel Brand Marcello Bonfè Marco Palena Marco Rabozzi Marco Rios Marco Sforzin Marcos Luiggi Lemos Sartori Mariam Karimi Marihan Amein Marina Zapater Mark Honman Martin Butkus Martin Feldhofer Maryam Hemmati Massimo Zucchinali Matteo Grimaldi Matthieu Mastio Maxime Mirka May Young Mayler G. A. Martins Mehran Goli Meltem Kurt Pehlivanoalu Michael Hersche Michael Tao-Yi Lee Michael Tao-Yi Lee Michele Zanella **Miguel Peon** Miguel Peón-Quirós Ming Yang Mingyang KOU Mingyu Yang Mohamed Ayoub Neggaz Mohammad Hamad Mohammad Shihabul Haque Mojtaba Tarihi Moritz Fieback Mostafa Kishani Muath Abu Lebdeh Muhammad Hassan Mustafa Abduljabbar Nafiul Rashid Navonil Chatterjee Nicholas Fraser Nicholas Mainardi

Niklas Bruns Nikolaos Sketopoulos Nils Vreman Nils Wisol Nina Piontek Nitin Shivaraman Nitish Srivastava Noriyuki Miura Nuno Neves Oliver Kotte Pablo Antonino Panagiotis Sismanoglou Panagiotis Sismanoglou Panaviotis Corneliou Pantea Kiaei Pascal Pieper Pascal Raiola Patrick Cronin Patrick Haddad Patrick Koeberl Patrick Plagwitz Paul Duplys Paulo Cesar Santos Pawel Swiercznski Pedro Benedicte Pedro Maat Massolino Peter Doliwa Peter Samarin Philipp Mayer Philipp Niemann Philipp Weiß Pierre Bayon Piotr Dziurzanski Prajith Ramakrishnan Geethakumari Prasanth Chatarasi Pratham Oza Qi SUN Qiyuan An Rafael Fao de Moura Ran Chen Raphael M. Brum . Raviv Gal Renato Zanetti **Ricardo Alves** Ricardo J. R. Maçãs **Richard Allen** Robert Davis Rolando Brondolin Rui Yang SANGEET SAHA Saba Ahmadian Saeideh Shirinzadeh Saki Osuka Sakshi Tiwari Saleh Baghersalimi Sam Ackerman Saman Froehlich



Samuele Cancellieri Samuele Germiniani Sanchari Sen Saravanan Ramanathan Sathish Panchapakesan Sebastian Huhn Seetal Potluri Sergi Alcaide Servio Paguada Shaoyi Peng Shaoyi Peng Shay Aviv Shayan T. Nikkhah Shenghao Guo Sheqin Dong Sheriff Sadiqbatcha Shih-Yuan Yu Shiyu Li Shuai Zhao Shubham Jain Shuyuan Yu Silvia Mella Simon Friedberger Simon William Simone Corbetta Sina Shahhosseini Sina Shahhosseini Somdip Dey Stavros Tzilis Stefan Wildermann Stefano Aldegheri Stefano Cherubin Sundar Vijayakumar Tanmaya Mishra



#### https://www.date-conference.com/

Tao Liu Thomas Behling Thomas Mesquida Thomas Pani Tiago Dias Tianrui Ma Tinghuan Chen Tobias Paxian **Tobias Schneider** Tobias Wiersema Tom Kolan Tomas Teijeiro - EPFL Tongquan Wei Troya Cagil Koylu Unai Rioja Valentin Egloff Valentina Čiriani Valentino Peluso Vasileios Samaras Vincent Lee Vinicius Possani Vladimir Herdt Vladimir Rozic Vojtech Mrazek Warren A. Hunt Jr. Wei Li Wei Liu Wei Wang Weichao Zhou Weidong Cao Weihua Liu Weiging JI Wentian Jin William Andrew Simon

William Guicquero Xiaotian Dai Xiaoxuan Yang Xiaying Wang Ximing Qlao Xingyu Tian Xrysovalantis Kavousianos Yaman Umuroglu Yang Li Yann Bouteiller Yasir Mahmood QURESHI Yazid Lachachi Yichi Zhang Ying Wang Yiorgos Tsiatouhas Yohann Uguen Yohei Hori Young-kyu Choi Younghoon Kim Yuan Yao Yuan Zhou Yukai Chen Yuzhe Ma Yvain Thonnart Zahra Rahimi Nasab Zdenek Vasicek Zeinab Seifoori Zeyu Sun Zeyu Sun Zhiyao Xie Zhuolun He zhezhi He





https://www.date-conference.com/

# Keynote Speakers





https://www.date-conference.com/

| Title   | The Industrial IoT Microelectronics Revolution |  |  |  |  |  |  |
|---------|------------------------------------------------|--|--|--|--|--|--|
| Speaker | Philippe Magarshack                            |  |  |  |  |  |  |
|         | STMicroelectronics, France                     |  |  |  |  |  |  |

#### Abstract

Industrial IoT (IIoT) Systems are now becoming a reality. IIoT is distributed by nature, encompassing many complementary technologies. IIoT systems are composed of sensors, actuators, a means of communication and control units, and are moving into the factories, with the Industry 4.0 generation. In order to operate concurrently, all these IIoT components will require a wide range of technologies, in order to maintain such system-of-systems in a full operational, coherent and secure state. We identify and describe the four key enablers for the Industrial IoT: 1) more powerful and diverse embedded computing, available on ST's latest STM32 microcontrollers and microprocessors, 2) augmented by AI applications at the edge (in the end devices), whose development is becoming enormously simplified by our specialized tools, 3) a wide set of connectivity technology, either with complete System-on-chip, or ready-to-use modules, and 4) a scalable security offer, thanks to either integrated features or dedicated security devices. We conclude with some perspective on the usage of Digital Twins in the IIoT.



#### Biography

**Philippe Magarshack**is currently MDG Group Vice President at ST Microelectronics, in charge of Microcontrollers and Digital ICs Group (MDG) Strategic Technology & System Architecture. Magarshack is also President of the Minalogic Collaborative R&D Cluster in Grenoble since June 2014.

In 2012, he was made Vice President in charge of Design Enablement & Services, and was CTO of the Embedded Processing Solutions during 2015. In 2005, Magarshack was appointed Group Vice President and General Manager of Central CAD and Design Solutions at STMicroelectronics' Technology R&D and Manufacturing organization. In 1994, Magarshack joined the Central R&D Group of SGS-THOMSON Microelectronics (now STMicroelectronics), where he held several roles in CAD and Libraries management for advanced integrated-circuit manufacturing processes. From 1985 to 1989, Magarshack worked as a microprocessor designer at AT&T Bell Labs in the USA, after which he joined Thomson-CSF in Grenoble, France, and took responsibility for libraries and ASIC design kits for the military market, until 1994. Philippe graduated with an engineering degree in Physics from EcolePolytechnique, Paris, France, and with an Electronics Engineering degree from EcoleNationaleSupérieure des Télécommunications in Paris, France.





https://www.date-conference.com/

| Title   | Open Parallel Ultra-Low Power Platforms for Extreme Edge AI |  |  |  |  |  |  |
|---------|-------------------------------------------------------------|--|--|--|--|--|--|
| Speaker | Luca Benini                                                 |  |  |  |  |  |  |
|         | ETHZ, Switzerland                                           |  |  |  |  |  |  |

#### Abstract

Edge Artificial Intelligence is the new megatrend, as privacy concerns and networks bandwidth/latency bottlenecks prevent cloud offloading of sensor analytics functions in many application domains, from autonomous driving to advanced prosthetic. The next wave of "Extreme Edge AI" pushes aggressively towards sensors and actuators, opening major research and business development opportunities. In this talk I will give an overview of recent efforts in developing an Extreme Edge AI platform based on open source parallel ultra-low power (PULP) Risc-V processors and accelerators. I will then look at what comes next in this brave new world of hardware reinaissance.



#### Biography

**Luca Benini**holds the chair of digital Circuits and systems at ETHZ and is Full Professor at the Universita di Bologna. He received a PhD from Stanford University. He has been visiting professor at Stanford University, IMEC, EPFL. In 2009-2012 he served as chief architect in STmicroelectronics France. Dr. Benini's research interests are in energy-efficient computing systems design, from embedded to high-performance. He is also active in the design ultra-low power VLSI Circuits and smart sensing microsystems. He has published more than 1000 peer-reviewed papers and five books. He is an ERC-advanced grant winner, a Fellow of the IEEE, of the ACM and a member of the Academia Europaea. He is the recipient of the 2016 IEEE CAS Mac Van Valkenburgaward and of the 2019 IEEE TCAD Donald O. Pederson Best Paper Award.





https://www.date-conference.com/

| Title   | Neuromorphic Computing: Past, Present, and Future |  |  |  |  |  |  |
|---------|---------------------------------------------------|--|--|--|--|--|--|
| Speaker | Catherine Schuman                                 |  |  |  |  |  |  |
| -       | Oak Ridge National Laboratory, United States      |  |  |  |  |  |  |

#### Abstract

Though neuromorphic systems were introduced decades ago, there has been a resurgence of interest in recent years due to the looming end of Moore's law, the end of Dennard scaling, and the tremendous success of AI and deep learning for a wide variety of applications. With this renewed interest, there is a diverse set of research ongoing in neuromorphic computing, ranging from novel hardware implementations, device and materials to the development of new training and learning algorithms. There are many potential advantages to neuromorphic systems that make them attractive in today's computing landscape, including the potential for very low power, efficient hardware that can perform neural network computation. Though some compelling results have been demonstrated thus far that demonstrate these advantages, there is still significant opportunity for innovations in hardware, algorithms, and applications in neuromorphic computing. In this talk, a brief overview of the history of neuromorphic computing will be discussed, and a summary of the current state of research in the field will be presented. Finally, a list of key challenges, open questions, and opportunities for future research in neuromorphic computing will be enumerated.



#### Biography

**Catherine (Katie) Schuman**is a research scientist at Oak Ridge National Laboratory (ORNL). She received her Ph.D. in Computer Science from the University of Tennessee, where she completed her dissertation on the use of evolutionary algorithms to train spiking neural networks for neuromorphic systems. She is continuing her study of models and algorithms for neuromorphic computing at ORNL. Katie has a joint faculty appointment with the Department of Electrical Engineering and Computer Science at the University of Tennessee, where she coleads the TENNLab neuromorphic research group. Katie has over 45 publications as well as six patents in the field of neuromorphic computing. Katie received the Department of Energy Early Career Award in 2019.





https://www.date-conference.com/

| Title   | Leveraging Embedded Intelligence in Industry: Challenges and Opportunities |  |  |  |  |  |  |  |
|---------|----------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Speaker | Jim Tung<br>MathWorks Fellow, United States                                |  |  |  |  |  |  |  |

#### Abstract

The buzz about AI is deafening. Compelling applications are starting to emerge, dramatically changing the customer service that we experience, the marketing messages that we receive, and some systems we use. But, as organizations decide whether and how to incorporate AI in their systems and services, they must bring together new combinations of specialized knowledge, domain expertise, and business objectives. They must navigate through numerous choices – algorithms, processors, compute placement, data availability, architectural allocation, communications, and more. At the same time, they must keep their focus on the applications that will create compelling value for them. In this keynote, Jim Tung looks at the promising opportunities and practical challenges of building AI into our systems and services.



#### Biography

**Jim Tung**is a 30-year veteran of MathWorks, focusing on business and technology strategy, and working with key customers and partners. Jim previously held the positions of vice president of marketing and vice president of business development. Prior to joining MathWorks, Jim held management positions at Lotus Development and Keithley DAS, a pioneering manufacturer of PC-based data acquisition systems.





https://www.date-conference.com/

| Title   | Design-in-the-Cloud: Myth and Reality |  |  |  |  |  |
|---------|---------------------------------------|--|--|--|--|--|
| Speaker | Philippe Quinio                       |  |  |  |  |  |
|         | STMicroelectronics, France            |  |  |  |  |  |

#### Abstract

The Cloud is promising orders of magnitude savings in time to market for integrated circuits, owing to CPU elasticity. However, practical limitations still mandate a selective approach to the product design flow and the business models have yet to be fully defined by vendors. The economic equation of designing in the cloud is challenging. In addition, design houses, IDMs and OEM customers have to decide to what extent they want to rely on Cloud service providers to maintain the confidentiality of their IP or SOC databases and honor export control requirements, in a context where such concerns are increasingly relevant in EDA vendor and IC supplier selection. This keynote will explore those topics based on ST's own experience and trials.



#### Biography

**Philippe Quinio**After an initial career in R&D in Japan, Philippe worked for a major US consulting firm in Europe & South America. He joined ST in 1995 in a Strategic Planning role. He then led the strategic marketing activities of ST's Consumer Group till 2002, when he became Marketing Director for ST's Imaging Division. In 2007, he moved to Corporate Finance, where he led several M&A projects. Since 2010, he heads the IP Sourcing & Strategy team, owns the IP/technology Make vs. Buy process, performs technology intelligence and oversees all IP/technology in-licensing for ST's businesses. More recently, this was expanded to cover EDA Strategy and Sourcing, where he chairs a company-wide EDA governance forum. Philippe was born in Versailles, France, in 1965 and graduated in Telecommunications Engineering from TelecomParis school in 1987. He also holds an MBA from INSEAD and is a Certified Licensing Professional (CLP<sup>™</sup>).





https://www.date-conference.com/

| Title   | Memory Driven Computing to Revolutionize the Medical Sciences |  |  |  |  |  |  |
|---------|---------------------------------------------------------------|--|--|--|--|--|--|
| Speaker | Joachim Schultze                                              |  |  |  |  |  |  |
| -       | German Center for Neurodegenerative Diseases, Germany         |  |  |  |  |  |  |

#### Abstract

As any other area of our lives, medicine is experiencing the digital revolution. We produce more and more quantitative data in medicine, and therefore, we need significantly more compute power and data storage capabilities in the near future. Yet, since medicine is inherently decentralized, current compute infrastructures are not build for that. Central cloud storage and centralized super computing infrastructures are not helpful in a discipline such as medicine that will produce data always at the edge. Here we completely need to rethink computing. What we require are distributed federated cloud solutions with sufficient memory at the edge to cope with the large sensor data that record many medical data of individual patients. Here memory-driven computing comes in as a perfect solution. Its potential to provide sufficiently large memory at the edge, where data is generated, yet its potential to connect these new devices to build distributed federated cloud solutions will be key to drive the digital revolution in medicine. I will provide our own efforts using memory driven computing towards this direction.



#### Biography

Joachim L. Schultzeis Professor for Genomics & Immunoregulation at the Life and Medical Sciences (LIMES)-Institute and Founding Director of the PRECISE Platform for Single Cell Genomics and Epigenomics at the German Center for Neurodegenerative Diseases and the University of Bonn. He went to Medical School at the University of Tübingen, spent almost 10 years at Dana-Farber Cancer Institute, Harvard Medical School, in Boston before he returned to Germany with a Sofia Kovalevskaya Award of the Humboldt Foundation. He is the coordinator of the German DFG-funded NGS competence centers in Germany, one of the speakers of the West German Genome Center, and one of the speakers of the only German Excellence Cluster in Immunology: ImmunoSensation2. He contributes his expertise to several EU consortia, amongst them SYSCID. He is an expert in macrophage biology and works at the interphase between immunology, genomics and the computational sciences. With his team he was the first to apply memory driven computing to genomics research. With his own research group and the PRECISE platform, his goal is to bring single cell technologies and machine learning approaches to the clinical arena. He is leading several programs on applying single cell technologies and memory driven computing to patients with Alzheimer's disease, chronic obstructive pulmonary disease, lung cancer or HIV. He has established research collaborations with HPE, AstraZeneca, BoehringerIngelheim, Becton Dickinson and other companies.





https://www.date-conference.com/

# Program Overview





### https://www.date-conference.com/

|              | Monday, 09 March 2020  |                                                                         |                        |                |                        |                        |                       |                        |             |
|--------------|------------------------|-------------------------------------------------------------------------|------------------------|----------------|------------------------|------------------------|-----------------------|------------------------|-------------|
|              | 13:30                  | Tutorial and Conference Registration                                    |                        |                |                        |                        |                       |                        |             |
|              | 14:00 - 15:30          | Tutorials                                                               |                        |                |                        |                        |                       |                        |             |
|              | 15:30 - 16:00          | Break                                                                   |                        |                |                        |                        |                       |                        |             |
|              | 16:00 - 18:00          | Tutorials                                                               |                        |                |                        |                        |                       |                        |             |
|              | 18:00 - 21:00          | Welcome Reception & PhD Forum                                           |                        |                |                        |                        |                       |                        |             |
|              | 08:30 - 10:30          | 1.1 Opening Session: Plenary, Awards Ceremony & Keynote Addresses 1 & 2 |                        |                |                        |                        |                       |                        |             |
| 2020         | 10:30 - 11:30          | CB1 Coffee Break                                                        |                        |                |                        |                        |                       |                        |             |
|              | 11:30 - 13:00          | Session                                                                 | Session                | Session        | Session                | <u>Session</u>         | Session               | Session                |             |
| <del>у</del> |                        | <u>2.1</u>                                                              | <u>2.2</u>             | <u>2.3</u>     | <u>2.4</u>             | <u>2.5</u>             | <u>2.6</u>            | <u>2.7</u>             |             |
| ar           | 13:00 - 14:30          | LB1 Lunch Break                                                         |                        |                |                        |                        |                       |                        |             |
| Σ            | 13:50 - 14:20          | <u>3.0</u>                                                              | LUNCH TIME             | KEYNOTE SESS   | SION: Neurom           | orphic Compu           | iting: Past, Pr       | esent, and Fut         | <u>ure</u>  |
| 19           | 14:30 - 16:00          | <u>Session</u>                                                          | <u>Session</u>         | <u>Session</u> | <u>Session</u>         | <u>Session</u>         | Session               | <u>Session</u>         |             |
| 2            | 10.00 10.00            | <u>3.1</u>                                                              | <u>3.2</u>             | <u>3.3</u>     | <u>3.4</u>             | <u>3.5</u>             | <u>3.6</u>            | <u>3.7</u>             |             |
| ga           | 16:00 - 16:30          |                                                                         |                        | <u> </u>       | P1 Interactive         | Presentation:          | 5                     |                        |             |
| <u> </u>     | 16:00 - 17:00          |                                                                         |                        |                | CB2 Coff               | fee Break              |                       |                        |             |
| Ĕ            | 17:00 - 18:30          | Session                                                                 | Session                | Session        | Session                | Session                | Session               | Session                |             |
|              |                        | <u>4.1</u>                                                              | <u>4.2</u>             | <u>4.3</u>     | <u>4.4</u>             | <u>4.5</u>             | <u>4.b</u>            | <u>4./</u>             |             |
|              |                        | <u>Session</u>                                                          | <u>Session</u>         | Session        | Session                | Session                | Session               | <u>Session</u>         | Session     |
| 0            | 08:30 - 10:00          | <u>5.1</u>                                                              | <u>5.2</u>             | <u>5.3</u>     | <u>5.4</u>             | <u>5.5</u>             | <u>5.6</u>            | <u>5.7</u>             | <u>5.8</u>  |
| 5            | 10:00 - 10:30          |                                                                         |                        | <u> </u>       | P2 Interactive         | e Presentation         | 5                     |                        |             |
| 2            | 10:00 - 11:00          |                                                                         |                        |                | CB3 Coff               | fee Break              |                       |                        |             |
| 2            | 11:00 - 12:30          | Session                                                                 | Session                | Session        | Session                | Session                | Session               | Session                |             |
| Ma           | 10.20 14.20            | <u>6.1</u>                                                              | <u>6.2</u>             | <u>6.3</u>     | <u>6.4</u>             | <u>6.5</u>             | <u>6.6</u>            | <u>6.7</u>             |             |
| न            | 12.30 - 14.30          | LB2 Lunch Break                                                         |                        |                |                        |                        |                       |                        |             |
| Ę            | 13:35 - 14:20          | Section                                                                 | Section                | <u>7.0</u>     | Service P              | Service Second         | <u>IUN</u><br>Session | Cossion                |             |
| <u>a</u>     | 14:30 - 16:00          | <u>58551011</u><br>7 1                                                  | <u>38551011</u><br>7 2 | 7 2            | <u>58551011</u><br>7 / | <u>58551011</u><br>7 5 | 7.6                   | <u>58551011</u><br>7 7 |             |
| SSC          | 16:00 - 16:30          | 7.4                                                                     | <u>1.2</u>             | <u>7.5</u>     | P3 Interactive         | Presentation           | <u>7.0</u>            | <u>1.7</u>             |             |
| Ę            | 16:00 - 17:30          |                                                                         |                        | <u>1</u>       | CB4 Coff               | fee Break              | 2                     |                        |             |
| ě            |                        | Session                                                                 | Session                | Session        | Session                | Session                | Session               | Session                |             |
| >            | 17:00 - 18:30          | 8.1                                                                     | 8.2                    | 8.3            | 8.4                    | 8.5                    | 8.6                   | 8.7                    |             |
|              | 19:30 - 23:00          |                                                                         |                        | DA             | TE Party   No          | etworking Eve          | ent                   |                        |             |
|              |                        | Session                                                                 | Session                | Session        | Session                | Session                | Session               | Session                | Session     |
|              | 08:30 - 10:00          | 9.1                                                                     | 9.2                    | 9.3            | 9.4                    | 9.5                    | 9.6                   | 9.7                    | 9.8         |
| 20           | 10:00 - 10:30          |                                                                         |                        |                | P4 Interactive         | Presentation:          | 5                     |                        |             |
| 20           | 10:00 - 11:00          |                                                                         |                        |                | CB5 Coff               | fee Break              | -                     |                        |             |
| ۲.           |                        | Session                                                                 | Session                | Session        | Session                | Session                | Session               | Session                | Session     |
| ari          | 11:00 - 12:30          | <u>10.1</u>                                                             | <u>10.2</u>            | <u>10.3</u>    | <u>10.4</u>            | <u>10.5</u>            | <u>10.6</u>           | <u>10.7</u>            | <u>10.8</u> |
| Σ            | 12:30 - 13:20          |                                                                         |                        |                | LB3 Lun                | ch Break               |                       |                        |             |
| 12           | 13:20 - 13:50          | 11.0 LUNCH TIME KEYNOTE SESSION:                                        |                        |                |                        |                        |                       |                        |             |
| 5            | 14-00 - 15-30          | Session                                                                 | Session                | Session        | Session                | Session                | Session               | Session                | Session     |
| da           | 14.00 - 15.50          | <u>11.1</u>                                                             | <u>11.2</u>            | <u>11.3</u>    | <u>11.4</u>            | <u>11.5</u>            | <u>11.6</u>           | <u>11.7</u>            | <u>11.8</u> |
| ILS          | 15.90 46.00            |                                                                         |                        |                | CB6 Coff               | fee Break              |                       |                        |             |
| Ę            | 13.30 - 10.00          | IP5 Interactive Presentations                                           |                        |                |                        |                        |                       |                        |             |
|              | 16.00 - 17.30          | <u>Session</u>                                                          | <u>Session</u>         | Session        | <u>Session</u>         | <u>Session</u>         | Session               | Session                | Session     |
|              | 10.00 - 17.00          | <u>12.1</u>                                                             | <u>12.2</u>            | <u>12.3</u>    | <u>12.4</u>            | <u>12.5</u>            | <u>12.6</u>           | <u>12.7</u>            | <u>12.8</u> |
|              |                        |                                                                         |                        | Friday         | 13 March               | 2020                   |                       |                        |             |
|              | 07:00 - 08:30          | 07:00 - 08:30 Workshon Registration and Welcome Refreehmente            |                        |                |                        |                        |                       |                        |             |
|              | 08:30 - 17:30 Workshop |                                                                         |                        |                |                        |                        |                       |                        |             |
| worksnops    |                        |                                                                         |                        |                |                        |                        |                       |                        |             |





https://www.date-conference.com/

# **DATE Best Paper Awards**





https://www.date-conference.com/

### **DATE Best Paper Awards**

Each year the Design, Automation and Test in Europe Conference presents awards to the authors of the best papers. The selection is performed by the award committee composed of the Track Chairs Cristiana Bolchini, Theocharis Theocharides, Jaume Abella and Valeria Bertacco and the following members:Borzoo Bonakdarpour,Andrea Calimera, Ramon Canal, Luca Carloni, Alessandro Cimatti, Ayse Coskun, Nikil Dutt, Ioannis Papaefstathiou, Dionisios Pnevmatikatos, Davide Quaglia,Muhammad Shafique, Olivier Sentieys, Luis Miguel Silveira, Juergen Teich, Vasileios Tenentes, Jerzy Tyszer, Arnaud Virazel.

The **DATE 2020** best papers are:

### D Track

**Impact of Magnetic Coupling and Density on STT-MRAM Performance** *Lizhou Wu*<sup>1</sup>; *Siddharth Rao*<sup>2</sup>; *Mottaqiallah Taouil*<sup>1</sup>; *Erik Jan Marinissen*<sup>2</sup>; *Gouri Sankar Kar*<sup>2</sup>; *Said Hamdioui*<sup>1</sup> 1 *Delft University of Technology, 2 IMEC* 

#### A Track

#### A Flexible and Scalable NTT Hardware:

Applications from Homomorphically Encrypted Deep Learning to Post-Quantum Cryptography Ahmet Can Mert<sup>1</sup>; Emre Karabulut<sup>2</sup>; Erdinc Ozturk<sup>1</sup>; Erkay Savas<sup>1</sup>; Michela Becchi<sup>2</sup>; Aydin Aysu<sup>2</sup> 1 Sabanci University, 2 North Carolina State University

#### T Track

**DEFCON: Generating and Detecting Failure-prone Instruction Sequences via Stochastic Search** *loannis Tsiokanos<sup>1</sup>; Lev Mukhanov<sup>2</sup>; Giorgis Georgakoudis<sup>3</sup>; Dimitrios S. Nikolopoulos<sup>4</sup>; Georgios Karakonstantis*<sup>1</sup>

1 Queen's University Belfast, 2 QUB, 3 Lawrence Livermore National Laboratory, 4 Virginia Tech

#### E Track

#### Statistical Time-based Intrusion Detection in Embedded Systems

Nadir Carreon Rascon; Allison Gilbreath; Roman Lysecky University of Arizona





https://www.date-conference.com/

# **Best Paper Award Nominations**





https://www.date-conference.com/

### **Best Paper Award Nominations**

#### D Track

Fast and Accurate DRAM Simulation: Can we Further Accelerate it? Johannes Feldmann<sup>1</sup>; Matthias Jung<sup>2</sup>; Kira Kraft<sup>1</sup>; Lukas Steiner<sup>1</sup>; Norbert Wehn<sup>1</sup> 1 TU Kaiserslautern, 2 Fraunhofer IESE

ESP4ML: Platform-Based Design of Systems-on-Chip for Embedded Machine Learning Davide Giri; Kuan-Lin Chiu; Giuseppe Di Guglielmo; Paolo Mantovani; Luca Carloni Columbia University

Verification Runtime Analysis: Get the Most Out of Partial Verification Martin Ring<sup>1</sup>; Fritjof Bornbebusch<sup>1</sup>; ChristophLüth<sup>1,2</sup>; Robert Wille<sup>3</sup>; Rolf Drechsler<sup>1,2</sup> 1 DFKI, 2 University of Bremen, 3 Johannes Kepler University Linz

Gap-free Processor Verification by S<sup>2</sup>QED and Property Generation Keerthikumara Devarajegowda<sup>1</sup>; Mohammad Rahmani Fadiheh<sup>2</sup>; Eshan Singh<sup>3</sup>; Clark Barrett<sup>3</sup>; Subhasish Mitra<sup>3</sup>; Wolfgang Ecker<sup>1</sup>; Dominik Stoffel<sup>2</sup>; Wolfgang Kunz<sup>2</sup> 1 Infineon Technologies, 2 TU Kaiserslautern, 3 Stanford University

GANA: Graph Convolutional Network Based Automated Netlist Annotation for Analog Circuits *Kishor Kunal<sup>1</sup>; Tonmoy Dhar<sup>1</sup>; Meghna Madhusudan<sup>1</sup>; Jitesh Poojary<sup>1</sup>; Arvind Sharma<sup>1</sup>; Wenbin Xu<sup>2</sup>; Steven Burns<sup>3</sup>; Jiang Hu<sup>2</sup>; Ramesh Harjani<sup>1</sup>; Sachin S. Sapatnekar<sup>1</sup> 1 University of Minnesota, 2 Texas A&M University, 3 Intel Corporation* 

Backtracking Search for Optimal Parameters of a PLL-based True Random Number Generator Brice Colombier; Nathalie Bochard; Florent Bernard; Lilian Bossuet University of Lyon

GRAMARCH: A GPU-ReRAM based Heterogeneous Architecture for Neural Image Segmentation *Biresh Kumar Joardar<sup>1</sup>; Nitthilan Kannappan Jayakodi<sup>1</sup>; Jana Doppa<sup>1</sup>; Partha Pratim Pande<sup>1</sup>; Hai (Helen) Li<sup>2</sup>; Krishnendu Chakrabarty<sup>3</sup>* 1 Washington State University, 2 Duke University/TUM-IAS, 3 Duke University

PSB-RNN: A Processing-in-Memory Systolic ArrayArchitecture using Block Circulant Matrices for Recurrent Neural Networks Nagadastagiri<sup>1</sup>; Sahithi Rampalli<sup>1</sup>; Makesh Tarun Chandran<sup>1</sup>; Gurpreet Singh Kalsi<sup>2</sup>; John (Jack) Sampson<sup>1</sup>; Sreenivas Subramoney<sup>2</sup>; Vijaykrishnan Narayanan<sup>1</sup> 1 The Pennsylvania State University, 2 Processor Architecture Research Lab, Intel Labs





https://www.date-conference.com/

A Learning-Based Thermal Simulation Framework for Emerging Two-Phase Cooling Technologies *Zihao Yuan<sup>1</sup>*; *Geoffrey Vaartstra<sup>2</sup>*; *Prachi Shukla<sup>1</sup>*; *Zhengmao Lu<sup>2</sup>*; *Evelyn Wang<sup>2</sup>*; *Sherief Reda<sup>3</sup>*; *Ayse Coskun<sup>1</sup>* 

1 Boston University, 2 Massachusetts Institute of Technology, 3 Brown University

ProxSim: Simulation Framework for Cross-Layer Approximate DNN Optimization *Cecilia De la Parra<sup>1</sup>; Andre Guntoro<sup>1</sup>; Akash Kumar<sup>2</sup> 1 Robert Bosch GmbH, 2 TU Dresden* 

A Framework for Adding Low-Overhead, Fine-Grained Power Domains to CGRAs Ankita Nayak; Keyi Zhang; Raj Setaluri; Alex Carsello; Makai Mann; Stephen Richardson; Rick Bahr; Pat Hanrahan; Mark Horowitz; Priyanka Raina Stanford University

Floating Random Walk Based Capacitance Solver for VLSI Structures with Non-Stratified Dielectrics *Mingye Song; Ming Yang; Wenjian Yu Tsinghua University* 

Ternary Compute-Enabled Memory based on Ferroelectric Transistors for Accelerating Deep Neural Networks Sandeep Krishna Thirumala; Shubham Jain; Sumeet Gupta; Anand Raghunathan Purdue University

Impact of Magnetic Coupling and Density on STT-MRAM Performance Lizhou Wu<sup>1</sup>; Siddharth Rao<sup>2</sup>; Mottaqiallah Taouil<sup>1</sup>; Erik Jan Marinissen<sup>2</sup>; Gouri Sankar Kar<sup>2</sup>; Said Hamdioui<sup>1</sup> 1 Delft University of Technology, 2 IMEC

#### A Track

GenieHD: Efficient DNA Pattern Matching Accelerator Using Hyperdimensional Computing Yeseong Kim; Mohsen Imani; Niema Moshiri;Tajana Rosing University of California San Diego

Achieving Determinism in Adaptive AUTOSAR Christian Menard<sup>1</sup>; Andres Goens<sup>1</sup>; Marten Lohstroh<sup>2</sup>; Jeronimo Castrillon<sup>1</sup> 1 TU Dresden, 2 University of California, Berkeley

A Flexible and Scalable NTT Hardware: Applications from Homomorphically Encrypted Deep Learning to Post-Quantum Cryptography *Ahmet Can Mert*<sup>1</sup>; *Emre Karabulut*<sup>2</sup>; *Erdinc Ozturk*<sup>1</sup>; *Erkay Savas*<sup>1</sup>; *Michela Becchi*<sup>2</sup>; *Aydin Aysu*<sup>2</sup> *1 Sabanci University, 2 North Carolina State University* 





https://www.date-conference.com/

AntiDOte: Attention-based Dynamic Optimization for Neural Network Runtime Efficiency *Fuxun* Yu<sup>1</sup>; Chenchen Liu<sup>2</sup>; Di Wang<sup>3</sup>; Yanzhi Wang<sup>1</sup>; Xiang Chen<sup>1</sup> 1 George Mason University, 2 University of Maryland, 3 Microsoft

Go Unary: A Novel Synapse Coding and Mapping Scheme for Reliable ReRAM-based Neuromorphic Computing *Chang Ma; Yanan Sun; Weikang Qian; Ziqi Meng; Rui Yang; Li Jiang Shanghai Jiao Tong University* 

#### T Track

On Improving Fault Tolerance of Memristor Crossbar Based Neural Network Designs by Target Sparsifying Song Jin<sup>1</sup>; Songwei Pei<sup>2</sup>; Yu Wang<sup>1</sup> 1 North China Electric Power University, 2 Beijing University of Posts and Telecommunications

Synthesis of Fault-Tolerant Reconfigurable Scan Networks Sebastian Brandhofer; Michael Kochte; Hans-Joachim Wunderlich University of Stuttgart

DEFCON: Generating and Detecting Failure-prone Instruction Sequences via Stochastic Search *Ioannis Tsiokanos*<sup>1</sup>; *Lev Mukhanov*<sup>2</sup>; *Giorgis Georgakoudis*<sup>3</sup>; *Dimitrios S. Nikolopoulos*<sup>4</sup>; *Georgios Karakonstantis*<sup>1</sup> 1 Queen's University Belfast, 2 QUB, 3 Lawrence Livermore National Laboratory, 4 Virginia Tech

Thermal-Cycling-aware Dynamic Reliability Management in Many-Core System-on-Chip Mohammad-Hashem Haghbayan<sup>1</sup>; Antonio Miele<sup>2</sup>; Zhuo Zou<sup>3</sup>; Hannu Tenhunen<sup>1</sup>; Juha Plosila<sup>1</sup> 1 University of Turku, 2 Politecnico di Milano, 3 Nanjing University of Computer Science and Technology

#### E Track

Deeper Weight Pruning without Accuracy Loss in Deep Neural Networks Byungmin Ahn; Taewhan Kim Seoul National University

ACOUSTIC: Accelerating Convolutional Neural Networks through Or-Unipolar Skipped Stochastic Computing *Wojciech Romaszkan; Tianmu Li; Tristan Melton; Sudhakar Pamarti; Puneet Gupta University of California Los Angeles* 





https://www.date-conference.com/

Statistical Time-based Intrusion Detection in Embedded Systems Nadir Carreon Rascon; Allison Gilbreath; Roman Lysecky University of Arizona

Energy-efficient runtime resource management for adaptable multi-application mapping *Robert Khasanov; Jeronimo Castrillon TU Dresden* 

CPS-oriented Modeling and Control of Traffic Signals Using Adaptive Back Pressure Wanli Chang<sup>1</sup>; Debayan Roy<sup>2</sup>; Shuai Zhao<sup>1</sup>; Anuradha Annaswamy<sup>3</sup>; Samarjit Chakraborty<sup>2</sup> 1 University of York, 2 Technical University of Munich, 3 Massachusetts Institute of Technology





https://www.date-conference.com/

# DATE PhD Forum2020





https://www.date-conference.com/

### DATE PhD Forum2020

The PhD Forum of the DATE Conference is a poster session and a buffet style dinner hosted by the European Design Automation Association (EDAA), the ACM Special Interest Group on Design Automation (SIGDA), and the IEEE Council on Electronic Design Automation (CEDA). The purpose of the PhD Forum is to offer a forum for PhD students to discuss their thesis and research work with people of the design automation and system design community. It represents a good opportunity for students to get exposure on the job market and to receive valuable feedback on their work.

The DATE PhD Forum is associated with the DATE 2020 Welcome Reception and will take place on Monday, March 9, 2020, from 1800 - 2100 at the DATE venue in the Lunch Area. All registered conference delegates and exhibition visitors are kindly invited.

Robert Wille, Johannes Kepler University Linz(Chair, DATE PhD Forum 2020)

#### PhD Forum Committee

Juergen Alt, Intel Germany Iris Bahar, Brown University Davide Bertozzi, University of Ferrara Armin Biere, Johannes Kepler University Linz Philip Brisk, University of California, Riverside Luigi Carro, UFRGS Anupam Chattopadhyay, Nanyang Technological University Rolf Drechsler, University of Bremen/DFKI Marco Grossi, Università di Bologna Tim Güneysu, Ruhr-Universität Bochum IanHarris, University of California Irvine Tsung-Yi Ho, National Tsing Hua University Oliver Keszocze, Friedrich-Alexander University Erlangen Martin Omana, DEI - University of Bologna Felipe Rocha da Rosa, UFRGS Andreas Steininger, Vienna University of Technology Sander Stuijk, Eindhoven University Daniel Tille, Infineon Technologies Shigeru Yamashita, Ritsumeikan University

#### **Admitted Presentations**

**FM01.1.1 Networks-on-Chip for Heterogeneous 3D Systems-on-Chip** Jan Moritz Joseph, Otto-von-Guericke Universität Magdeburg, Germany

FM01.1.2 Intelligent Scheduling Algorithms for Energy Optimization in Smart Grid Nilotpal Chakraborty, IIT Patna, India

FM01.1.3 Enhanced Detection and Prevention Techniques to Ensure a Secured Hardware with Improved Performance Metrics Sree Ranjani, IIT Madras, India

#### FM01.1.4 QoS-aware Cross-layer Reliability-integrated Design of Heterogeneous Embedded Systems

Siva Satyendra Sahoo, Technische Universität Dresden, Germany

FM01.1.5 Design and implementation aspects of post-quantum cryptography Angshuman Karmakar, imec-COSIC, KU Leuven, Belgium





https://www.date-conference.com/

#### FM01.1.6 Security implications of power management systems in multicore devices Philipp Miedl, ETH Zurich, Switzerland

FM01.1.7 Towards Sustainable Logic Encryption in an Age of Mistrust Amin Rezaei, Northwestern University, United States

#### FM01.1.8 Architectures And Automation For Beyond-CMOS Technologies Debiyoti Bhattacharjee, Nanyang Technological University, Singapore

#### FM01.1.9 On-chip Thermal Monitoring and Optimization for New-generation Manycore Systems Mengquan Li, Nanyang Technological University, Singapore

FM01.1.10 Instruction-Level Abstraction (ILA): A Uniform Specification for System-on-Chip (SoC) Verification Bo-Yuan Huang, Student, Taiwan

FM01.1.11 A Formal Approach towards Pattern Guided Scheduling in Embedded Control Systems

Sumana Ghosh, TUM, Germany

FM01.1.12 Design and Evaluation of Ethernet-based E/E-Architectures for Latency- and Safety-critical Applications

Fedor Smirnov, Friedrich-Alexander-Universität Erlangen-Nürnberg (FAU), Germany

#### FM01.1.13 System-Level Mapping, Analysis, and Management of Real-Time Applications in Many-Core Systems

Behnaz Pourmohseni, Friedrich-Alexander-Universität Erlangen-Nürnberg (FAU), Germany

#### FM01.1.14 Self Aware Nature Inspired Approaches Ensuring Embedded Security Krishnendu Guha, University of Calcutta, India

#### FM01.1.15 CAD Frameworks for Advancing Design IP Protection Satwik Patnaik. New York University. United States

#### FM01.1.16 Design Automation for Error-Tolerant Sample Preparation with Digital Microfluidic Biochips

Sudip Poddar, National Taiwan University of Science and Technology, Taiwan

#### FM01.1.17 Automated Test Generation with SystemC Designs for Pre-Silicon Validation Bin Lin, Portland State University, United States

FM01.1.18 Dynamic Energy Management of Mixed-Criticality Real-Time Networks-on-Chip Thawra Kadeed, TU Braunschweig, Germany

FM01.1.19 Proving Correctness of Industrial Multipliers using Symbolic Computer Algebra Alireza Mahzoon, University of Bremen, Germany





https://www.date-conference.com/

## FM01.1.20 A Holistic Approach to Functional Safety for Networked Cyber-Physical Systems

Enrico Fraccaroli, Università degli Studi di Verona, Italy

FM01.1.21 Automated Analysis of Virtual Prototypes at the Electronic System Level– Design Understanding and Applications– Mehran Goli, University of Bremen, Germany

FM01.1.22 A Novel Test Flow for Approximate Digital Circuits Marcello Traiola, LIRMM, France

FM01.1.23 Heterogeneous HW/SW Techniques for Reliable Systems Florian Kriebel, Vienna University of Technology, Austria

FM01.1.24 Efficient Scale-Up and Scale-Out of Beam Longitudinal Dynamics Simulations Konstantinos Iliakis, National Technical University of Athens, Greece

**FM01.1.25 On Improving Statistical Model Checking by Qualitative Verification** *Tim Gonschorek, Otto von Guericke University Magdeburg, Germany* 

FM01.1.26 Verifying Multipliers using Computer Algebra Daniela Kaufmann, Johannes Kepler University, Austria

**FM01.1.27 Energy-efficient Photonic Architectures for Large-scale Computing** *Dharanidhar Dang, University of California, San Diego, United States* 

FM01.1.28 Energy Efficient and Reliable Deep Learning Accelerator Design Jeff Zhang, New York University, United States

**FM01.1.29 Connecting the Dots: From Theory to Application of IP Protection** *Abhrajit Sengupta, New York University, United States* 

FM01.1.30 Realistic Scheduling Models and Analyses for Advanced Real-Time Embedded Systems

Georg von der Brüggen, TU Dortmund University, Germany

FM01.1.31 Energy-efficient and Performance-driven Implementation of Computational Pipelines of Whole Genome Sequencing on Embedded Platforms Sidharth Maheshwari, Newcastle University, United Kingdom

FM01.1.32 Complexity Reduction for Embedded System-Level Design Valentina Richthammer, Ulm University, Germany





https://www.date-conference.com/

# **University Booth at DATE 2020**





https://www.date-conference.com/

### **University Booth at DATE 2020**

The University Booth is organised during DATE and will be located in the **exhibition area at booth 11**. All demonstrations will take place from **Tuesday**, **March 10 to Thursday**, **March 12**, **2020** during DATE. Universities and public research institutes have been invited to submit hardware or software demonstrators.

The University Booth programme is composed of **42 demonstrations** from **11 countries**, presenting software and hardware solutions. The programme is organised in **11 sessions** of 2 or 2.5 h duration and will cover the topics:

- Electronic Design Automation Prototypes
- Hardware Design and Test Prototypes
- Embedded Systems Design

The University Booth at DATE 2020 invites you to find out more about the latest trends in software and hardware from the international research community.

Most demonstrators will be shown more than once, giving visitors more flexibility to come to the booth and find out about the latest innovations.

We are sure that the demonstrators will give an attractive supplement to the DATE conference program and exhibition. We would like to thank all contributors to this programme.

More information is available online at <u>https://www.date-conference.com/exhibition/university-booth</u>.The University Booth programme is included in the conference booklet and available online at <u>https://www.date-conference.com/exhibition/university-booth/programme</u>.The following demonstrators will be presented at the University Booth.

#### A BINARY TRANSLATION FRAMEWORK FOR AUTOMATED HARDWARE GENERATION

#### Authors:

Nuno Paulino and João Canas Ferreira, INESC TEC / University of Porto, PT

#### Timeslots:

• UB07.3 (Wednesday, March 11, 2020 14:00 - 16:00)

**Abstract**: Hardware specialization is an efficient solution for maximization of performance and minimization of energy consumption. This work is based on automated detection of workload by analysis of a compiled application, and on the automated generation of specialized hardware modules. We will present the current version of the binary analysis and translation framework. Currently, our implementation is capable of processing ARMv8 and MicroBlaze (32-bit) Executable and Linking Format (ELF) files or instruction traces. The framework can interpret the instructions for these two ISAs, and detect different types of instruction patterns. After detection, segments are converted into CDFG representations exposing the underlying Instruction Level Parallelism which we aim to exploit via automated hardware generation. On-going work is addressing the extraction of cyclical execution traces or static code blocks, more methods of hardware generation.





https://www.date-conference.com/

#### A DIGITAL MICROFLUIDICS BIO-COMPUTING PLATFORM

#### Authors:

Georgi Tanev, Luca Pezzarossa, Winnie Edith Svendsen and Jan Madsen, TU Denmark, DK

#### Timeslots:

- UB02.2 (Tuesday, March 10, 2020 12:30 15:00)
- UB06.1 (Wednesday, March 11, 2020 12:00 14:00)

**Abstract**: Digital microfluidics is a lab-on-a-chip (LOC) technology used to actuate small amounts of liquids on an array of individually addressable electrodes. Microliter sized droplets can be programmatically dispensed, moved, mixed, split, in a controlled environment which combined with miniaturized sensing techniques makes LOC suitable for a broad range of applications in the field of medical diagnostics and synthetic biology. Furthermore, a programmable digital microfluidics platform holds the potential to add a "fluidic subsystem" to the classical computation model thus opening the doors for cyber-physical bio-processors. To facilitate the programming and operation of such bio-fluidic computing, we propose dedicated instruction set architecture and virtual machine. A set of digital microfluidic core instructions as well as classic computing operations are executed on a virtual machine, which decouples the protocol execution from the LOC functionality.

#### AT-SPEED DFT ARCHITECTURE FOR BUNDLED-DATA CIRCUITS

#### Authors:

Ricardo Aquino Guazzelli and Laurent Fesquet, Université Grenoble Alpes, FR

#### Timeslots:

- UB02.5 (Tuesday, March 10, 2020 12:30 15:00)
- UB05.7 (Wednesday, March 11, 2020 10:00 12:00)

**Abstract**: At-speed testing for asynchronous circuits is still an open concern in the literature. Due to its timing constraints between control and data paths, Design for Testability (DfT) methodologies must test both control and data paths at the same time in order to guarantee the circuit correctness. As Process Voltage Temperature (PVT) variations significantly impact circuit design in newer CMOS technologies and low-power techniques such as voltage scaling, the timing constraints between control and data paths must be tested after fabrication not only under nominal conditions but through a range of operating conditions. This work explores an at-speed testing approach for bundled data circuits, targetting the micropipeline template. The main target of this test approach focuses on whether the sized delay lines in control paths respect the local timing assumptions of the data paths.

#### ATECES: AUTOMATED TESTING THE ENERGY CONSUMPTION OF EMBEDDED SYSTEMS

#### Authors:

Eduard Enoiu, Mälardalen University, SE





https://www.date-conference.com/

#### Timeslots:

- UB10.10 (Thursday, March 12, 2020 12:00 14:30)
- UB11.1 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: The demostrator will focus on automatically generating test suites by selecting test cases using random test generation and mutation testing is a solution for improving the efficiency and effectiveness of testing. Specifically, we generate and select test cases based on the concept of energy-aware mutants, small syntactic modifications in the system architecture, intended to mimic real energy faults. Test cases that can distinguish a certain behavior from its mutations are sensitive to changes, and hence considered to be good at detecting faults. We applied this method on a brake by wire system and our results suggest that an approach that selects test cases showing diverse energy consumption can increase the fault detection ability. This kind of results should motivate both academia and industry to investigate the use of automatic test generation for energy consumption.

### BCFELEAM: BACKFLOW: BACKWARD EDGE CONTROL FLOW ENFORCEMENT FOR LOW END ARM REAL-TIME SYSTEMS

#### Authors:

Bresch Cyril<sup>1</sup>, David Héy<sup>1</sup>, Roman Lysecky<sup>2</sup> and Stephanie Chollet<sup>1</sup> <sup>1</sup>LCIS, FR; <sup>2</sup>University of Arizona, US

#### Timeslots:

- UB05.4 (Wednesday, March 11, 2020 10:00 12:00)
- UB07.2 (Wednesday, March 11, 2020 14:00 16:00)

**Abstract**: The C programming language is one of the most popular languages in embedded system programming. Indeed, C is efficient, lightweight and can easily meet high performance and deterministic real-time constraints. However, these assets come at a certain price. Indeed, C does not provide extra features for memory safety. As a result, attackers can easily exploit spatial memory vulnerabilities to hijack the execution flow of an application. The demonstration features a real-time connected infusion pump vulnerable to memory attacks. First, we showcase an exploit that remotely takes control of the pump. Then, we demonstrate the effectiveness of BackFlow, an LLVM-based compiler extension that enforces control-flow integrity in low-end ARM embedded systems.

### BROOK SC: HIGH-LEVEL CERTIFICATION-FRIENDLY PROGRAMMING FOR GPU-POWERED SAFETY CRITICAL SYSTEMS

#### Authors:

Marc Benito, Matina Maria Trompouki and Leonidas Kosmidis, BSC / UPC, ES

#### Timeslots:

• UB04.7 (Tuesday, March 10, 2020 17:30 - 19:30)

**Abstract**: Graphics processing units (GPUs) can provide the increased performance required in future critical systems, i.e. automotive and avionics. However, their programming models, e.g. CUDA or OpenCL, cannot be used in such systems as they violate safety critical programming guidelines. Brook





https://www.date-conference.com/

*SC* (*https://github.com/lkosmid/brook*) was developed in UPC/BSC to allow safety-critical applications to be programmed in a CUDA-like GPU language, Brook, which enables the certification while increasing productivity. In our demo, an avionics application running on a realistic safety critical GPU software stack and hardware is show cased. In this Bachelor's thesis project, which was awarded a 2019 HiPEAC Technology Transfer Award, an Airbus prototype application performing general-purpose computations with a safety-critical graphics API was ported to Brook SC in record time, achieving an order of magnitude reduction in the lines of code to implement the same functionality without performance penalty.

#### CATANIS: CAD TOOL FOR AUTOMATIC NETWORK SYNTHESIS

#### Authors:

Davide Quaglia, Enrico Fraccaroli, Filippo Nevi and Sohail Mushtaq, Università di Verona, IT

#### Timeslots:

- UB01.8 (Tuesday, March 10, 2020 10:30 12:30)
- UB05.8 (Wednesday, March 11, 2020 10:00 12:00)

**Abstract**: The proliferation of communication technologies for embedded systems opened the way for new applications, e.g., Smart Cities and Industry 4.0. In such applications hundreds or thousands of smart devices interact together through different types of channels and protocols. This increasing communication complexity forces computer-aided design methodologies to scale up from embedded systems in isolation to the global inter-connected system. Network Synthesis is the methodology to optimally allocate functionality onto network nodes and define the communication infrastructure among them. This booth will demonstrate the functionality of a graphic tool for automatic network synthesis developed by the Computer Science Department of University of Verona. It allows to graphically specify the communication requirements of a smart space (e.g., its map can be considered) in terms of sensing and computation tasks together with a library of node types and communication protocols to be used.

## CSI-REPUTE: A LOW POWER EMBEDDED DEVICE CLUSTERING APPROACH TO GENOME READ MAPPING

#### Authors:

Tousif Rahman<sup>1</sup>, Sidharth Maheshwari<sup>1</sup>, Rishad Shafik<sup>1</sup>, Ian Wilson<sup>1</sup>, Alex Yakovlev<sup>1</sup> and Amit Acharyya<sup>2</sup> <sup>1</sup>Newcastle University, GB; <sup>2</sup>IIT Hyderabad, IN

#### Timeslots:

- UB03.6 (Tuesday, March 10, 2020 15:00 17:30)
- UB04.6 (Tuesday, March 10, 2020 17:30 19:30)

**Abstract**: The big data challenge of genomics is rooted in its requirements of extensive computational capability and results in large power and energy consumption. To encourage widespread usage of genome assembly tools there must be a transition from the existing predominantly software-based mapping tools, optimized for homogeneous high-performance systems, to more heterogeneous low power and cost-effective mapping systems. This demonstration will show a cluster system implementation for the REPUTE algorithm, (An OpenCL based Read Mapping Tool for Embedded Genomics) where cluster nodes are composed of low power single board computer (SBC) devices and the algorithm is deployed on each node spreading the genomic workload, we propose a working concept prototype to challenge current conventional high-performance many-core CPU based cluster nodes. This





https://www.date-conference.com/

demonstration will highlight the advantage in the power and energy domains of using SBC clusters enabling potential solutions to low-cost genomics.

#### DEEPSENSE-FPGA: FPGA ACCELERATION OF A MULTIMODAL NEURAL NETWORK

#### Authors:

Mehdi TrabelsiAjili and Yuko Hara-Azumi, Tokyo Institute of Technology, JP

#### Timeslots:

- UB07.7 (Wednesday, March 11, 2020 14:00 16:00)
- UB10.7 (Thursday, March 12, 2020 12:00 14:30)

**Abstract**: Currently, Internet of Things and Deep Learning (DL) are merging into one domain and creating outstanding technologies for various classification tasks. Such technologies require complex DL networks that are mainly targeting powerful platforms with rich computing resources like servers. Therefore, for resource-constrained embedded systems, new challenges of size, performance and power consumption have to be considered, particularly when edge devices handle multimodal data, i.e., different types of real-time sensing data (voice, video, text, etc.). Our ongoing project is focused on DeepSense, a multimodal DL framework combining Convolutional Neural Networks (CNN) and Recurrent Neural Networks (RNN) to process time-series data, such as accelerometer and gyroscope to detect human activity. We aim at accelerating DeepSense by FPGA (Xilinx Zynq) in a hardware-software co-design manner. Our demo will show the latest achievements through latency and power consumption evaluations.

### DESIGN AUTOMATION FOR XBM AUTOMATA IN WORKCRAFT: DESIGN AUTOMATION FOR EXTENDED BURST-MODE AUTOMATA IN WORKCRAFT

#### Authors:

Alex Chan, Alex Yakovlev, Danil Sokolov and Victor Khomenko, Newcastle University, GB

#### Timeslots:

- UB05.6 (Wednesday, March 11, 2020 10:00 12:00)
- UB07.6 (Wednesday, March 11, 2020 14:00 16:00)

**Abstract**: Asynchronous circuits are known to have high performance, robustness and low power consumption, which are particularly beneficial for the area of so-called "little digital" controllers where low latency is crucial. However, asynchronous design is not widely adopted by industry, partially due to the steep learning curve inherent in the complexity of formal specifications, such as Signal Transition Graphs (STGs). In this demo, we promote a class of the Finite State Machine (FSM) model called Extended Burst-Mode (XBM) automata as a practical way to specify many asynchronous circuits. The XBM specification has been automated in the Workcraft toolkit (<u>https://workcraft.org</u>) with elaborate support for state encoding, conditionals and "don't care" signals. Formal verification and logic synthesis of the XBM automata is implemented via conversion to the established STG model, reusing existing methods and CAD tools. Tool support for the XBM flow will be demonstrated using several case studies.

#### DISTRIBUTING TIME-SENSITIVE APPLICATIONS ON EDGE COMPUTING ENVIRONMENTS





https://www.date-conference.com/

#### Authors:

EudaldSabaté Creixell<sup>1</sup>, Unai Perez Mendizabal<sup>1</sup>, Elli Kartsakli<sup>2</sup>, Maria A. Serrano Gracia<sup>3</sup> and Eduardo Quiñones Moreno<sup>3</sup> <sup>1</sup>BSC / UPC, ES; <sup>2</sup>BSC, GR; <sup>3</sup>BSC, ES

#### Timeslots:

- UB04.10 (Tuesday, March 10, 2020 17:30 19:30)
- UB08.3 (Wednesday, March 11, 2020 16:00 18:00)
- UB11.3 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: The proposed demonstration aims to showcase the capabilities of a task-based distributed programming framework for the execution of real-time applications in edge computing scenarios, in the context of smart cities. Edge computing shifts the computation close to the data source, alleviating the pressure on the cloud and reducing application response times. However, the development and deployment of distributed real-time applications is complex, due to the heterogeneous and dynamic edge environment where resources may not always be available. To address these challenges, our demo employs COMPSs, a highly portable and infrastructure-agnostic programming model, to efficiently distribute time-sensitive applications across the compute continuum. We will exhibit how COMPSs distributes the workload on different edge devices (e.g., NVIDIA GPUs and a Rasberry Pi), and how COMPSs re-adapts this distribution upon the availability (connection or disconnection) of devices.

## DL PUF ENAU: DEEP LEARNING BASED PHYSICALLY UNCLONABLE FUNCTION ENROLLMENT AND AUTHENNTICATION

#### Authors:

Amir Alipour<sup>1</sup>, David Hely<sup>2</sup>, Vincent Beroulle<sup>2</sup> and Giorgio Di Natale<sup>3</sup> <sup>1</sup>Grenoble INP / LCIS, FR; <sup>2</sup>Grenoble INP, FR; <sup>3</sup>CNRS / Grenoble INP / TIMA, FR

#### Timeslots:

- UB07.1 (Wednesday, March 11, 2020 14:00 16:00)
- UB10.4 (Thursday, March 12, 2020 12:00 14:30)
- UB11.4 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: Physically Unclonable Functions (PUFs) have been addressed nowadays as a potential solution to improve the security in authentication and encryption process in Cyber Physical Systems. The research on PUF is actively growing due to its potential of being secure, easily implementable and expandable, using considerably less energy. To use PUF in common, the low level device Hardware Variation is captured per unit for device enrollment into a format called Challenge-Response Pair (CRP), and recaptured after device is deployed, and compared with the original for authentication. These enrollment + comparison functions can vary and be more data demanding for applications that demand robustness, and resilience to noise. In this demonstration, our aim is to show the potential of using Deep Learning for enrollment and authentication of PUF CRPs. Most importantly, during this demonstration, we will show how this method can save time and storage compared to other classical methods.

#### ECLT FPGA COMPONENT: EDGE-TO-CLOUD LOCATION-TRANSPARENT FPGA COMPONENT

#### Authors:

Takeshi Ohkawa, Tokai University, JP





https://www.date-conference.com/

#### **Timeslots:**

- UB06.5 (Wednesday, March 11, 2020 12:00 14:00)
- UB08.4 (Wednesday, March 11, 2020 16:00 18:00)

**Abstract**: To exploit the benefits of FPGA, it is necessary to improve the usability of FPGA from the software system as well as the design productivity of FPGA circuitry itself. Therefore, an FPGA component technology is expected in which software can access FPGA circuitry easily and communicate with other FPGA/software components through the network in the whole edge-to-cloud system using a variety of communication protocols. In this demonstration, a location-transparent FPGA component which is capable of image recognition processing and communicating with ROS (Robot Operating System) protocol are exhibited. The FPGA component works in the ROS system and the component can be in an arbitrary location in the Edge-to-Cloud network system.

### EEC: ENERGY EFFICIENT COMPUTING VIA DYNAMIC VOLTAGE SCALING AND IN-NETWORK OPTICAL PROCESSING

#### Authors:

Ryosuke Matsuo<sup>1</sup>, Jun Shiomi<sup>1</sup>, Yutaka Masuda<sup>2</sup> and Tohru Ishihara<sup>2</sup> <sup>1</sup>Kyoto University, JP; <sup>2</sup>Nagoya University, JP

#### Timeslots:

- UB01.7 (Tuesday, March 10, 2020 10:30 12:30)
- UB09.7 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: This poster demonstration will show results of our two research projects. The first one is on a project of energy efficient computing. In this project we developed a power management algorithm which keeps the target processor always running at the most energy efficient operating point by appropriately tuning the supply voltage and threshold voltage under a specific performance constraint. This algorithm is applicable to wide variety of processor systems including high-end processors and low-end embedded processors. We will show the results obtained with actual RISC processors designed using a 65nm technology. The second one is on a project of in-network optical computing. We show optical functional units such as parallel multipliers and optical neural networks. Several key techniques for reducing the power consumption of optical circuits will be also presented. Finally, we will show the results of optical circuit simulation, which demonstrate the light speed operation of the circuits.

### ELSA: EIGENVALUE BASED HYBRID LINEAR SYSTEM ABSTRACTION: BEHAVIORAL MODELING OF TRANSISTOR-LEVEL CIRCUITS USING AUTOMATIC ABSTRACTION TO HYBRID AUTOMATA

#### Authors:

Ahmad Tarraf and Lars Hedrich, University of Frankfurt, DE

#### Timeslots:

- UB03.2 (Tuesday, March 10, 2020 15:00 17:30)
- UB04.2 (Tuesday, March 10, 2020 17:30 19:30)
- UB05.2 (Wednesday, March 11, 2020 10:00 12:00)
- UB06.2 (Wednesday, March 11, 2020 12:00 14:00)





https://www.date-conference.com/

#### UB08.2 (Wednesday, March 11, 2020 16:00 - 18:00)

**Abstract**: Model abstraction of transistor-level circuits, while preserving an accurate behavior, is still an open problem. In this demo an approach is presented that automatically generates a hybrid automaton (HA) with linear states from an existing circuit netlist. The approach starts with a netlist at transistor level with full SPICE accuracy and ends at the system level description of the circuit in matlab or in Verilog-A. The resulting hybrid automaton exhibits linear behavior as well as the technology dependent nonlinear e.g. limiting behavior. The accuracy and speed-up of the Verilog-A generated models is evaluated based on several transistor level circuit abstractions of simple operational amplifiers up to a complex filters. Moreover, we verify the equivalence between the generated model and the original circuit. For the generated models in matlab syntax, a reachability analysis is performed using the reachability tool cora.

## EUCLID-NIR GPU: AN ON-BOARD PROCESSING GPU-ACCELERATED SPACE CASE STUDY DEMONSTRATOR

#### Authors:

Ivan Rodriguez and Leonidas Kosmidis, BSC / UPC, ES

#### Timeslots:

• UB05.3 (Wednesday, March 11, 2020 10:00 - 12:00)

**Abstract**: Embedded Graphics Processing Units (GPUs) are very attractive candidates for on-board payload processing of future space systems, thanks to their high performance and low-power consumption. Although there is significant interest from both academia and industry, there is no open and publicly available case study showing their capabilities, yet. In this master thesis project, which was performed within the GPU4S (GPU for Space) ESA-funded project, we have parallelised and ported the Euclid NIR (Near Infrared) image processing algorithm used in the European Space Agency's (ESA) mission to be launched in 2022, to an automotive GPU platform, the NVIDIA Xavier. In the demo we will present in real-time its significantly higher performance achieved compared to the original sequential implementation. In addition, visitors will have the opportunity to examine the images on which the algorithm operates, as well as to inspect the algorithm parallelisation through profiling and code inspection.

#### FASTHERMSIM: FAST AND ACCURATE THERMAL SIMULATIONS FROM CHIPLETS TO SYSTEM

#### Authors:

Yu-Min Lee, Chi-Wen Pan, Li-Rui Ho and Hong-Wen Chiou, National Chiao Tung University, TW

#### Timeslots:

- UB01.5 (Tuesday, March 10, 2020 10:30 12:30)
- UB03.10 (Tuesday, March 10, 2020 15:00 17:30)
- UB08.8 (Wednesday, March 11, 2020 16:00 18:00)

**Abstract**: Recently, owing to the scaling down of technology and 2.5D/3D integration, power densities and temperatures of chips have been increasing significantly. Though commercial computational fluid dynamics tools can provide accurate thermal maps, they may lead to inefficiency in thermal-aware design with huge runtime. Thus, we develop the chip/package/system-level thermal analyzer, called FasThermSim, which can assist you to improve your design under thermal constraints in pre/post-silicon





https://www.date-conference.com/

stages. In FasThermSim, we consider three heat transfer modes, conduction, convection, and thermal radiation. We convert them to temperature-independent terms by linearization methods and build a compact thermal model (CTM). By applying numerical methods to the CTM, the steady-state and transient thermal profiles can be solved efficiently without loss of accuracy. Finally, an easy-to-use thermal analysis tool is implemented for your design, which is flexible and compatible, with the graphic user interface.

## FLETCHER: TRANSPARENT GENERATION OF HARDWARE INTERFACES FOR ACCELERATING BIG DATA APPLICATIONS

#### Authors:

Zaid Al-Ars, Johan Peltenburg, Jeroen van Straten, Matthijs Brobbel and Joost Hoozemans, TU Delft, NL

#### Timeslots:

- UB02.1 (Tuesday, March 10, 2020 12:30 15:00)
- UB03.1 (Tuesday, March 10, 2020 15:00 17:30)
- UB04.1 (Tuesday, March 10, 2020 17:30 19:30)

**Abstract**: This demo created by TUDelft is a software-hardware framework to allow for an efficient integration of FPGA hardware accelerators both on edge devices as well as in the cloud. The framework is called Fletcher, which is used to automatically generate data communication interfaces in hardware based on the widely used big data format Apache Arrow. This provides two distinct advantages. On the one hand, since the accelerators use the same data format as the software, data communication bottlenecks can be reduced. On the other hand, since a standardized data format is used, this allows for easy-to-use interfaces on the accelerator side, thereby reducing the design and development time. The demo shows how to use Fletcher for big data acceleration to decompress Snappy compressed files and perform filtering on the whole Wikipedia body of text. The demo enables 25 GB/s processing throughput.

## FPGA-DSP: A PROTOTYPE FOR HIGH QUALITY DIGITAL AUDIO SIGNAL PROCESSING BASED ON AN FPGA

#### Authors:

Bernhard Riess and Christian Epe, University of Applied Sciences Düsseldorf, DE

#### Timeslots:

- UB02.4 (Tuesday, March 10, 2020 12:30 15:00)
- UB03.4 (Tuesday, March 10, 2020 15:00 17:30)

**Abstract**: Our demonstrator presents a prototype of a new digital audio signal processing system which is based on an FPGA. It achieves a performance that up to now has been preserved to costly high-end solutions. Main components of the system are an analog/digital converter, an FPGA to perform the digital signal processing tasks, and a digital/analog converter implemented on a printed circuit board. To demonstrate the quality of the audio signal processing, infinite impulse response, finite impulse response filters and a delay effect were realized in VHDL. More advanced signal processing systems can easily be implemented due to the flexibility of the FPGA. Measured results were compared to state of the art audio signal processing systems with respect to size, performance and cost. Our prototype outperforms systems of the same price in quality, and outperforms systems of the same quality at a maximum of 20% of the price. Examples of the performance of our system can be heard in the demo.





https://www.date-conference.com/

#### FU: LOW POWER AND ACCURACY CONFIGURABLE APPROXIMATE ARITHMETIC UNITS

#### Authors:

TomoakiUkezono and Toshinori Sato, Fukuoka University, JP

#### Timeslots:

- UB05.10 (Wednesday, March 11, 2020 10:00 12:00)
- UB09.10 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: In this demonstration, we will introduce the approximate arithmetic units such as adder, multiplier, and MAC that are being studied in our system-architecture laboratory. Our approximate arithmetic units can reduce delay and power consumption at the expense of accuracy. Our approximate arithmetic units are intended to be applied to IoT edge devices that can process images, and are suitable for battery-driven and low-cost devices. The biggest feature of our approximate arithmetic units is that the accuracy is dynamically variable, and the trade-off relationship between accuracy and power consumption according to the usage status of the device. In this demonstration, we show the power consumption according to various accuracy-requirements based on actual data and claim the practicality of the proposed arithmetic units.

#### FUZZING EMBEDDED BINARIES LEVERAGING SYSTEMC-BASED VIRTUAL PROTOTYPES

#### Authors:

Vladimir Herdt<sup>1</sup>, Daniel Grosse<sup>2</sup> and Rolf Drechsler<sup>2</sup> <sup>1</sup>DFKI, DE; <sup>2</sup>University of Bremen / DFKI GmbH, DE

#### **Timeslots:**

- UB01.1 (Tuesday, March 10, 2020 10:30 12:30)
- UB03.7 (Tuesday, March 10, 2020 15:00 17:30)

**Abstract**: Verification of embedded Software (SW) binaries is very important. Mainly, simulation-based methods are employed that execute (randomly) generated test-cases on Virtual Prototypes (VPs). However, to enable a comprehensive VP-based verification, sophisticated test-case generation techniques need to be integrated. Our demonstrator combines state-of-the-art fuzzing techniques with SystemC-based VPs to enable a fast and accurate verification of embedded SW binaries. The fuzzing process is guided by the coverage of the embedded SW as well as the SystemC-based peripherals of the VP. The effectiveness of our approach is demonstrated by our experiments, using RISC-V SW binaries as an example.

#### GENERATING ASYNCHRONOUS CIRCUITS FROM CATAPULT

#### Authors:

Yoan Decoudu<sup>1</sup>, Jean Simatic<sup>2</sup>, Katell Morin-Allory<sup>3</sup> and Laurent Fesquet<sup>3</sup> <sup>1</sup>University Grenoble Alpes, FR; <sup>2</sup>HawAI.Tech, FR; <sup>3</sup>Université Grenoble Alpes, FR

#### Timeslots:

• UB02.7 (Tuesday, March 10, 2020 12:30 - 15:00)





https://www.date-conference.com/

- UB06.7 (Wednesday, March 11, 2020 12:00 14:00)
- UB10.8 (Thursday, March 12, 2020 12:00 14:30)
- UB11.8 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: In order to spread asynchronous circuit design to a large community of designers, High-Level Synthesis (HLS) is probably a good choice because it requires limited design technical skills. HLS usually provides an RTL description, which includes a data-path and a control-path. The desynchronization process is only applied to the control-path, which is a Finite State Machine (FSM). This method is sufficient to make asynchronous the circuit. Indeed, data are processed step by step in the pipeline stages, thanks to the desynchronized FSM. Thus, the data-path computation time is no longer related to the clock period but rather to the average time for processing data into the pipeline. This tends to improve speed when the pipeline stages are not well-balanced. Moreover, our approach helps to quickly designing data-driven circuits while maintaining a reasonable cost, a similar area and a short time-to-market.

#### INTACT: A 96-CORE PROCESSOR WITH 6 CHIPLETS 3D-STACKED ON AN ACTIVE INTERPOSER AND A 16-CORE PROTOTYPE RUNNING GRAPHICAL OPERATING SYSTEM

#### Authors:

Eric Guthmuller<sup>1</sup>, Pascal Vivet<sup>1</sup>, César Fuguet<sup>1</sup>, Yvain Thonnart<sup>1</sup>, Gaël Pillonnet<sup>2</sup> and Fabien Clermidy<sup>1</sup> <sup>1</sup>Université Grenoble Alpes / CEA List, FR; <sup>2</sup>Université Grenoble Alpes / CEA-Leti, FR

#### Timeslots:

- UB01.6 (Tuesday, March 10, 2020 10:30 12:30)
- UB02.6 (Tuesday, March 10, 2020 12:30 15:00)

**Abstract**: We built a demonstrator for our 96-cores cache coherent 3D processor and a first prototype featuring 16 cores. The demonstrator consists in our 16-cores processor running commodity operating systems such as Linux and NetBSD on a PC-like motherboard with user-friendly devices such as a HDMI display, keyboard and mouse. A graphical desktop is displayed, and the user will interact with it through the keyboard and mouse. The demonstrator is able to run parallel applications to benchmark its performance in terms of scalability. The main innovation of our processor is its scalable cache coherent architecture based on distributed L2-caches and adaptive L3-caches. Additionally, the energy consumption is also measured and displayed by reading dynamically from the monitors of power-supply devices. Finally we will also show open packages of the 3D processor featuring 6 16-core chiplets (28 nm FDSOI) on an active interposer (65 nm) embedding Network-on-Chips, power management and IO controllers.

#### JOINTER: JOINING FLEXIBLE MONITORS WITH HETEROGENEOUS ARCHITECTURES

#### Authors:

Giacomo Valente<sup>1</sup>, Tiziana Fanni<sup>2</sup>, Carlo Sau<sup>3</sup>, Claudio Rubattu<sup>2</sup>, Francesca Palumbo<sup>2</sup> and Luigi Pomante<sup>1</sup> <sup>1</sup>Università degliStudidell'Aquila, IT; <sup>2</sup>Università degliStudi di Sassari, IT; <sup>3</sup>Università degliStudi di Cagliari, IT

#### Timeslots:

• UB01.10 (Tuesday, March 10, 2020 10:30 - 12:30)





https://www.date-conference.com/

- UB02.10 (Tuesday, March 10, 2020 12:30 15:00)
- UB06.10 (Wednesday, March 11, 2020 12:00 14:00)

**Abstract**: As embedded systems grow more complex and shift toward heterogeneous architectures, understanding workload performance characteristics becomes increasingly difficult. In this regard, runtime monitoring systems can support on obtaining the desired visibility to characterize a system. This demo presents a framework that allows to develop complex heterogeneous architectures composed of programmable processors and dedicated accelerators on FPGA, together with customizable monitoring systems, keeping under control the introduced overhead. The whole development flow (and related prototypal EDA tools), that starts with the accelerators creation using a dataflow model, in parallel with the monitoring system customization using a library of elements, showing also the final joining, will be shown. Moreover, a comparison among different monitoring systems functionalities on different architectures developed on Zynq7000 SoC will be illustrated.

#### LAGARTO: FIRST SILICON RISC-V ACADEMIC PROCESSOR DEVELOPED IN SPAIN

#### Authors:

Guillem Cabo Pitarch<sup>1</sup>, Cristobal Ramirez Lazo<sup>1</sup>, Julian Pavon Rivera<sup>1</sup>, Vatistas Kostalabros<sup>1</sup>, Carlos Rojas Morales<sup>1</sup>, Miquel Moreto<sup>1</sup>, Jaume Abella<sup>1</sup>, Francisco J. Cazorla<sup>1</sup>, Adrian Cristal<sup>1</sup>, Roger Figueras<sup>1</sup>, Alberto Gonzalez<sup>1</sup>, Carles Hernandez<sup>1</sup>, Cesar Hernandez<sup>2</sup>, Neiel Leyva<sup>2</sup>, Joan Marimon<sup>1</sup>, Ricardo Martinez<sup>3</sup>, Jonnatan Mendoza<sup>1</sup>, Francesc Moll<sup>4</sup>, Marco Antonio Ramirez<sup>2</sup>, Carlos Rojas<sup>1</sup>, Antonio Rubio<sup>4</sup>, Abraham Ruiz<sup>1</sup>, Nehir Sonmez<sup>1</sup>, Lluis Teres<sup>3</sup>, Osman Unsal<sup>5</sup>, Mateo Valero<sup>1</sup>, Ivan Vargas<sup>1</sup> and Luis Villa<sup>2</sup> <sup>1</sup>BSC / UPC, ES; <sup>2</sup>CIC-IPN, MX; <sup>3</sup>IMB-CNM (CSIC), ES; <sup>4</sup>UPC, ES; <sup>5</sup>BSC, ES

#### Timeslots:

- UB01.3 (Tuesday, March 10, 2020 10:30 12:30)
- UB04.4 (Tuesday, March 10, 2020 17:30 19:30)
- UB08.1 (Wednesday, March 11, 2020 16:00 18:00)
- UB10.5 (Thursday, March 12, 2020 12:00 14:30)
- UB11.5 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: Open hardware is a possibility that has emerged in recent years and has the potential to be as disruptive as Linux was once, an open source software paradigm. If Linux managed to lessen the dependence of users in large companies providing software and software applications, it is envisioned that hardware based on ISAs open source can do the same in their own field. In the Lagartotapeout four research institutions were involved: Centro de InvestigaciónenComputación of the Mexican IPN, Centro Nacional de Microelectrónica of the CSIC, UniversitatPolitècnica de Catalunya (UPC) and Barcelona Supercomputing Center (BSC). As a result, many bachelor, master and PhD students had the chance to achieve real-world experience with ASIC design and achieve a functional SoC. In the booth, you will find a live demo of the first ASIC and prototypes running on FPGA of the next versions of the SoC and core.

### LEARNV: LEARNV: A RISC-V BASED EMBEDDED SYSTEM DESIGN FRAMEWORK FOR EDUCATION AND RESEARCH DEVELOPMENT

#### Authors:

Noureddine Ait Said and Mounir Benabdenbi, TIMA Laboratory, FR





https://www.date-conference.com/

#### Timeslots:

- UB03.5 (Tuesday, March 10, 2020 15:00 17:30)
- UB04.5 (Tuesday, March 10, 2020 17:30 19:30)
- UB06.8 (Wednesday, March 11, 2020 12:00 14:00)
- UB08.5 (Wednesday, March 11, 2020 16:00 18:00)
- UB11.7 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: Designing a modern System on a Chip is based on the joint design of hardware and software (co-design). However, understanding the tight relationship between hardware and software is not straightforward. Moreover to validate new concepts in SoC design from the idea to the hardware implementation is time-consuming and often slowed by legacy issues (intellectual property of hardware blocks and expensive commercial tools). To overcome these issues we propose to use the open-source Rocket Chip environment for educational purposes, combined with the open-source LowRisc architecture to implement a custom SoC design on an FPGA board. The demonstration will present how students and engineers can take benefit from the environment to deepen their knowledge in HW and SW co-design. Using the LowRisC architecture, an image classification application based on the use of CNNs will serve as a demonstrator of the whole open-source hardware and software flow and will be mapped on a Nexys A7 FPGA board.

## MDD-COP: A PRELIMINARY TOOL FOR MODEL-DRIVEN DEVELOPMENT EXTENDED WITH LAYER DIAGRAM FOR CONTEXT-ORIENTED PROGRAMMING

#### Authors:

Harumi Watanabe<sup>1</sup>, Chinatsu Yamamoto<sup>1</sup>, Takeshi Ohkawa<sup>1</sup>, Mikiko Sato<sup>1</sup>, Nobuhiko Ogura<sup>2</sup> and Mana Tabei<sup>1</sup>

<sup>1</sup>Tokai University, JP; <sup>2</sup>Tokyo City University, JP

#### Timeslots:

- UB07.10 (Wednesday, March 11, 2020 14:00 16:00)
- UB08.10 (Wednesday, March 11, 2020 16:00 18:00)

**Abstract**: This presentation introduces a preliminary tool for Model-Driven development (MDD) to generate programs for Context-Oriented Programming (COP). In modern embedded systems such as IoT and Industry 4.0, their software began to process multiple services by following the changing surrounding environments. COP is helpful for programming such software. In COP, we can consider the surrounding environments and multiple services as contexts and layers. Even though MDD is a powerful technique for developing such modern systems, the works of modeling for COP are limited. There are no works to mention the relation between UML (Unified Modeling Language) and COP. To solve this problem, we provide a COP generation from a layer diagram extended the package diagram of UML by stereotypes. In our approach, users draw a layer diagram and other UML diagrams, then xtUML, which is a major tool of MDD, generates XML code with layer information for COP; finally, our tool generates COP code from XML code.





https://www.date-conference.com/

## PA-HLS: HIGH-LEVEL ANNOTATION OF ROUTING CONGESTION FOR XILINX VIVADO HLS DESIGNS

#### Authors:

Osama Bin Tariq<sup>1</sup>, Junnan Shan<sup>1</sup>, Luciano Lavagno<sup>1</sup>, Georgios Floros<sup>2</sup>, Mihai Teodor Lazarescu<sup>1</sup>, Christos Sotiriou<sup>2</sup> and Mario Roberto Casu<sup>1</sup> <sup>1</sup>Politecnico di Torino, IT; <sup>2</sup>University of Thessaly, GR

#### Timeslots:

- UB07.9 (Wednesday, March 11, 2020 14:00 16:00)
- UB08.9 (Wednesday, March 11, 2020 16:00 18:00)
- UB09.9 (Thursday, March 12, 2020 10:00 12:00)
- UB10.9 (Thursday, March 12, 2020 12:00 14:30)

**Abstract**: We will demo a novel high-level backannotation flow that reports routing congestion issues at the C++ source level by analyzing reports from FPGA physical design (Xilinx Vivado) and internal debugging files of the Vivado HLS tool. The flow annotates the C++ source code, identifying likely causes of congestion, e.g., on-chip memories or the DSP units. These shared resources often cause routing problems on FPGAs because they cannot be duplicated by physical design. We demonstrate on realistic large designs how the information provided by our flow can be used to both identify congestion issues at the C++ source level and solve them using HLS directives. The main demo steps are: 1-Extraction of the source-level debugging information from the Vivado HLS database 2-Generation of a list of net names involved in congestion areas and of their relative significance from the Vivado post global-routing database 3-Visualization of the C++ code lines that contribute most to congestion

#### PAFUSI: PARTICLE FILTER FUSION ASIC FOR INDOOR POSITIONING

#### Authors:

Christian Schott, Marko Rößler, Daniel Froß, Marcel Putsche and Ulrich Heinkel, TU Chemnitz, DE

#### Timeslots:

- UB03.3 (Tuesday, March 10, 2020 15:00 17:30)
- UB09.3 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: The meaning of data acquired from IoT devices is heavily enhanced if global or local position information of their acquirement is known. Infrastructure for indoor positioning as well as the IoT device involve the need of small, energy efficient but powerful devices that provide the location awareness. We propose the PAFUSI, a hardware implementation of an UWB position estimation algorithm that fulfils these requirements. Our design fuses distance measurements to fixed points in an environment to calculate the position in 3D space and is capable of using different positioning technologies like GPS, DecaWave or Nanotron as data source simultaneously. Our design comprises of an estimator which processes the data by means of a Sequential Monte Carlo method and a microcontroller core which configures and controls the measurement unit as well as it analyses the results of the estimator. The PAFUSI is manufactured as a monolithic integrated ASIC in a multi-project wafer in UMC's 65nm process.





https://www.date-conference.com/

#### PARALLEL ALGORITHM FOR CNN INFERENCE AND ITS AUTOMATIC SYNTHESIS

#### Authors:

Takashi Matsumoto, Yukio Miyasaka, Xinpei Zhang and Masahiro Fujita, University of Tokyo, JP

#### Timeslots:

- UB01.4 (Tuesday, March 10, 2020 10:30 12:30)
- UB05.9 (Wednesday, March 11, 2020 10:00 12:00)
- UB09.6 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: Recently, Convolutional Neural Network (CNN) has surpassed conventional methods in the field of image processing. This demonstration shows a new algorithm to calculate CNN inference using processing elements arranged and connected based on the topology of the convolution. They are connected in mesh and calculate CNN inference in a systolic way. The algorithm performs the convolution of all elements with the same output feature in parallel. We demonstrate a method to automatically synthesize an algorithm, which simultaneously performs the convolution and the communication of pixels for the computation of the next layer. We show with several sizes of input layers, kernels, and strides and confirmed that the correct algorithms were synthesized. The synthesis method is extended to the sparse kernel. The synthesized algorithm requires fewer cycles than the original algorithm. There were the more chances to reduce the number of cycles with the sparser kernel.

### PRE-IMPACT FALL DETECTION ARCHITECTURE BASED ON NEUROMUSCULAR CONNECTIVITY STATISTICS

#### Authors:

Giovanni Mezzina, Sardar Mehboob Hussain and Daniela De Venuto, Politecnico di Bari, IT

#### Timeslots:

- UB01.9 (Tuesday, March 10, 2020 10:30 12:30)
- UB02.9 (Tuesday, March 10, 2020 12:30 15:00)

**Abstract**: In this demonstration, we propose an innovative multi-sensor architecture operating in the field of pre-impact fall detection (PIFD). The proposed architecture jointly analyzes cortical and muscular involvement when unexpected slippages occur during steady walking. The EEG and EMG are acquired through wearable and wireless devices. The control unit consists of an STM32L4 microcontroller and a Simulink modeling. The  $\mu$ C implements the EMG computation, while the cortical analysis and the final classification were entrusted to the Simulink model. The EMG computation block translates EMGs into binary signals, which are used both to enable cortical analyses and to extract a score to distinguish "standard" muscular behaviors from anomalous ones. The Simulink model evaluates the cortical responsiveness in five bands of interest and implements the logical-based network classifier. The system, tested on 6 healthy subjects, shows an accuracy of 96.21% and a detection time of ~371 ms.

### RESCUED: A RESCUE DEMONSTRATOR FOR INTERDEPENDENT ASPECTS OF RELIABILITY, SECURITY AND QUALITY TOWARDS A COMPLETE EDA FLOW

#### Authors:

Nevin George<sup>1</sup>, Guilherme Cardoso Medeiros<sup>2</sup>, Junchao Chen<sup>3</sup>, Josie Esteban Rodriguez Condia<sup>4</sup>,





https://www.date-conference.com/

Thomas Lange<sup>5</sup>, Aleksa Damljanovic<sup>4</sup>, Raphael Segabinazzi Ferreira<sup>1</sup>, Aneesh Balakrishnan<sup>5</sup>, Xinhui Lai<sup>6</sup>, Shayesteh Masoumian<sup>7</sup>, Dmytro Petryk<sup>3</sup>, TroyaCagil Koylu<sup>2</sup>, Felipe Augusto da Silva<sup>8</sup>, Ahmet Cagri Bagbaba<sup>8</sup>, CemilCem Gürsoy<sup>6</sup>, Said Hamdioui<sup>2</sup>, Mottaqiallah Taouil<sup>2</sup>, Milos Krstic<sup>3</sup>, Peter Langendoerfer<sup>3</sup>, Zoya Dyka<sup>3</sup>, Marcelo Brandalero<sup>1</sup>, Michael Hübner<sup>1</sup>, Jörg Nolte<sup>1</sup>, Heinrich Theodor Vierhaus<sup>1</sup>, Matteo Sonza Reorda<sup>4</sup>, Giovanni Squillero<sup>4</sup>, Luca Sterpone<sup>4</sup>, Jaan Raik<sup>6</sup>, Dan Alexandrescu<sup>5</sup>, Maximilien Glorieux<sup>5</sup>, Georgios Selimis<sup>7</sup>, Geert-Jan Schrijen<sup>7</sup>, Anton Klotz<sup>8</sup>, Christian Sauer<sup>8</sup> and Maksim Jenihhin<sup>6</sup> <sup>1</sup>Brandenburg University of Technology Cottbus-Senftenberg, DE; <sup>2</sup>TU Delft, NL; <sup>3</sup>Leibniz-Institut für innovative Mikroelektronik, DE; <sup>4</sup>Politecnico di Torino, IT; <sup>5</sup>IROC Technologies, FR; <sup>6</sup>Tallinn University of Technology, EE; <sup>7</sup>Intrinsic ID, NL; <sup>8</sup>Cadence Design Systems GmbH, DE

#### Timeslots:

- UB09.2 (Thursday, March 12, 2020 10:00 12:00)
- UB10.2 (Thursday, March 12, 2020 12:00 14:30)

**Abstract**: The demonstrator highlights the various interdependent aspects of Reliability, Security and Quality in nanoelectronics system design within an EDA toolset and a processor architecture setup. The compelling need of attention towards these three aspects of nanoelectronic systems have been ever more pronounced over extreme miniaturization of technologies. Further, such systems have exploded in numbers with IoT devices, heavy and analogous interaction with the external physical world, complex safety-critical applications, and Artificial intelligence applications. RESCUE targets such aspects in the form, Reliability (functional safety, ageing, soft errors), Security (tamper-resistance, PUF technology, intelligent security) and Quality (novel fault models, functional test, FMEA/FMECA, verification/debug) spanning the entire hardware software system stack. The demonstrator is brought together by a group of PhD students under the banner of H2020-MSCA-ITN RESCUE European Union project.

## RETINE: A PROGRAMMABLE 3D STACKED VISION CHIP ENABLING LOW LATENCY IMAGE ANALYSIS

#### Authors:

Stéphane Chevobbe<sup>1</sup>, Maria Lepecq<sup>1</sup> and Laurent Millet<sup>2</sup> <sup>1</sup>CEA LIST, FR; <sup>2</sup>CEA-Leti, FR

#### Timeslots:

- UB07.4 (Wednesday, March 11, 2020 14:00 16:00)
- UB08.7 (Wednesday, March 11, 2020 16:00 18:00)
- UB10.3 (Thursday, March 12, 2020 12:00 14:30)

**Abstract**: We have developed and fabricated a 3D stacked imager called RETINE composed with 2 layers based on the replication of a programmable 3D tile in a matrix manner providing a highly parallel programmable architecture. This tile is composed by a 16x16 BSI binned pixels array with associated readout and 16 column ADC on the first layer coupled to an efficient SIMD processor of 16 PE on the second layer. The prototype of RETINE achieves high video rates, from 5500 fps in binned mode to 340 fps in full resolution mode. It operates at 80 MHz with 720 mW power consumption leading to 85 GOPS/W power efficiency. To highlight the capabilities of the RETINE chip we have developed a demonstration platform with an electronic board embedding a RETINE chip that films rotating disks. Three scenarii are available: high speed image capture, slow motion and composed image capture with parallel processing during acquisition.





https://www.date-conference.com/

## RUMORE: A FRAMEWORK FOR RUNTIME MONITORING AND TRACE ANALYSIS FOR COMPONENT-BASED EMBEDDED SYSTEMS DESIGN FLOW

#### Authors:

Vittoriano Muttillo<sup>1</sup>, Luigi Pomante<sup>1</sup>, Giacomo Valente<sup>1</sup>, Hector Posadas<sup>2</sup>, Javier Merino<sup>2</sup> and Eugenio Villar<sup>2</sup>

<sup>1</sup>University of L'Aquila, IT; <sup>2</sup>University of Cantabria, ES

#### Timeslots:

- UB03.9 (Tuesday, March 10, 2020 15:00 17:30)
- UB04.9 (Tuesday, March 10, 2020 17:30 19:30)
- UB11.9 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: The purpose of this demonstrator is to introduce runtime monitoring infrastructures and to analyze trace data. The goal is to show the concept among different monitoring requirements by defining a general reference architecture that can be adapted to different scenarios. Starting from design artifacts, generated by a system engineering modeling tool, a custom HW monitoring system infrastructure will be presented. This sub-system will be able to generate runtime artifacts for runtime verification. We will show how the RUMORE framework provides round-trip support in the development chain, injecting monitoring requirements from design models down to code and its execution on the platform and trace data back to the models, where the expected behavior will then compared with the actual behavior. This approach will be used towards optimizing design models for specific properties (e.g., for system performance).

## SKELETOR: AN OPEN SOURCE EDA TOOL FLOW FROM HIERARCHY SPECIFICATION TO HDL DEVELOPMENT

#### Authors:

Ivan Rodriguez, Guillem Cabo, Javier Barrera, Jeremy Giesen, Alvaro Jover and Leonidas Kosmidis, BSC / UPC, ES

#### Timeslots:

- UB01.2 (Tuesday, March 10, 2020 10:30 12:30)
- UB09.4 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: Large hardware design projects have high overhead for project bootstrapping, requiring significant effort for translating hardware specifications to hardware design language (HDL) files and setting up their corresponding development and verification infrastructure. Skeletor (<u>https://github.com/jaquerinte/Skeletor</u>) is an open source EDA tool developed as a student project at UPC/BSC, which simplifies this process, by increasing developer's productivity and reducing typing errors, while at the same time lowers the bar for entry in hardware development. Skeletor uses a C/verilog-like language for the specification of the modules in a hardware project hierarchy and their connections, which is used to generate automatically the require skeleton of source files, their development and verification testbenches and simulation scripts. Integration with KiCad schematics and support for syntax highlighting in code editors simplifies further its use. This demo is linked with workshop W05.





https://www.date-conference.com/

#### SRSN: SECURE RECONFIGURABLE TEST NETWORK

#### Authors:

Vincent Reynaud<sup>1</sup>, Emanuele Valea<sup>2</sup>, Paolo Maistri<sup>1</sup>, Regis Leveugle<sup>1</sup>, Marie-Lise Flottes<sup>2</sup>, Sophie Dupuis<sup>2</sup>, Bruno Rouzeyre<sup>2</sup> and Giorgio Di Natale<sup>1</sup> <sup>1</sup>TIMA Laboratory, FR; <sup>2</sup>LIRMM, FR

#### Timeslots:

- UB04.3 (Tuesday, March 10, 2020 17:30 19:30)
- UB06.6 (Wednesday, March 11, 2020 12:00 14:00)
- UB08.6 (Wednesday, March 11, 2020 16:00 18:00)
- UB10.6 (Thursday, March 12, 2020 12:00 14:30)
- UB11.6 (Thursday, March 12, 2020 14:30 16:30)

**Abstract**: The critical importance of testability for electronic devices led to the development of IEEE test standards. These methods, if not protected, offer a security backdoor to attackers. This demonstrator illustrates a state-of-the-art solution that prevents unauthorized usage of the test infrastructure based on the IEEE 1687 standard and implemented on an FPGA target.

### SUBRISC+: IMPLEMENTATION AND EVALUATION OF AN EMBEDDED PROCESSOR FOR LIGHTWEIGHT IOT EHEALTH

#### Authors:

Mingyu Yang and Yuko Hara-Azumi, Tokyo Institute of Technology, JP

#### Timeslots:

- UB07.8 (Wednesday, March 11, 2020 14:00 16:00)
- UB09.8 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: Although the rapid growth of Internet of Things (IoT) has enabled new opportunities for eHealth devices, the further development of complex systems is severely constrained by the power and energy supply on the battery-powered embedded systems. To address this issue, this work presents a processor design called "SubRISC+" targeting lightweight IoT eHealth. SubRISC+ is a processor design to achieve low power/energy consumption through its unique and compact architecture. As an example of lightweight eHealth applications on SubRISC+, we are working on the epileptic seizure detection using the dynamic time wrapping algorithm to deploy on wearable IoT eHealth devices. Simulation results show that 22% reduction on dynamic power and 50% reduction on leakage power and core area are achieved compared to Cortex-M0. As an ongoing work, the evaluation on a fabricated chip will be done within the first half of 2020.





https://www.date-conference.com/

## SYSTEMC-CT/DE: A SIMULATOR WITH FAST AND ACCURATE CONTINUOUS TIME AND DISCRETE EVENTS INTERACTIONS ON TOP OF SYSTEMC.

#### Authors:

Breytner Joseph Fernandez-Mesa, Liliana Andrade and Frédéric Pétrot, Université Grenoble Alpes / CNRS / TIMA Laboratory, FR

#### Timeslots:

- UB06.4 (Wednesday, March 11, 2020 12:00 14:00)
- UB09.5 (Thursday, March 12, 2020 10:00 12:00)

**Abstract**: We have developed a continuous time (CT) and discrete events (DE) simulator on top of SystemC. Systems that mix both domains are critical and their proper functioning must be verified. Simulation serves to achieve this goal. Our simulator implements direct CT/DE synchronization, which enables a rich set of interactions between the domains: events from the CT models are able to trigger DE processes; events from the DE models are able to modify the CT equations. DE-based interactions are, then, simulated at their precise time by the DE kernel rather than at fixed time steps. We demonstrate our simulator by executing a set of challenging examples: they either require a superdense model of time or include Zeno behavior or are highly sensitive to accuracy errors. Results show that our simulator overcomes these issues, is accurate, and improves simulation speed w.r.t. fixed time steps; all of these advantages open up new possibilities for the design of a wider set of heterogeneous systems.

#### TAPASCO: THE OPEN-SOURCE TASK-PARALLEL SYSTEM COMPOSER FRAMEWORK

#### Authors:

Carsten Heinz, Lukas Sommer, Lukas Weber, Jaco Hofmann and Andreas Koch, TU Darmstadt, DE

#### Timeslots:

- UB05.1 (Wednesday, March 11, 2020 10:00 12:00)
- UB09.1 (Thursday, March 12, 2020 10:00 12:00)
- UB10.1 (Thursday, March 12, 2020 12:00 14:30)

Abstract: Field-programmable gate arrays (FPGA) are an established platform for highly specialized accelerators, but in a heterogeneous setup, the accelerator still needs to be integrated into the overall system. The open-source TaPaSCo (Task-Parallel System Composer) framework was created to serve this purpose: The fast integration of FPGA-based accelerators into compute platforms or systems-on-chip (SoC) and their connection to relevant components on the FPGA board. TaPaSCo can support developers in all steps of the development process: from cores resulting from High-Level Synthesis or cores written in an HDL, a complete FPGA-design can be created. TaPaSCo will automatically connect all processing elements to the memory- and host-interface and generate a complete bitstream. The TaPaSCo Runtime API allows to interface with accelerators from software and supports operations such as transferring data to the FPGA memory, passing values and controlling the execution of the accelerators.

#### UWB ACKATCK: HIJACKING DEVICES IN UWB INDOOR POSITIONING SYSTEMS

#### Authors:

Baptiste Pestourie, Vincent Beroulle and Nicolas Fourty, Université Grenoble Alpes, FR





https://www.date-conference.com/

#### Timeslots:

- UB05.5 (Wednesday, March 11, 2020 10:00 12:00)
- UB07.5 (Wednesday, March 11, 2020 14:00 16:00)

**Abstract**: Various radio-based Indoor Positioning Systems (IPS) have been proposed during the last decade as solutions to GPS inconsistency in indoor environments. Among the different radio technologies proposed for this purpose, 802.15.4 Ultra-Wideband (UWB) is by far the most performant, reaching up to 10 cm accuracy with 1000 Hz refresh rates. As a consequence, UWB is a popular technology for applications such as assets tracking in industrial environments or robots/drones indoor navigation. However, some security flaws in 802.15.4 standard expose UWB positioning to attacks. In this demonstration, we show how an attacker can exploit a vulnerability on 802.15.4 acknowledgment frames to hijack a device in a UWB positioning system. We demonstrate that using simply one cheap UWB chip, the attacker can take control over the positioning system and generate fake trajectories from a laptop. The results are observed in real-time in the 3D engine monitoring the positioning system.

#### VIRTUAL PLATFORMS FOR COMPLEX SOFTWARE STACKS

#### Authors:

Lukas Jünger and Rainer Leupers, RWTH Aachen University, DE

#### Timeslots:

- UB02.3 (Tuesday, March 10, 2020 12:30 15:00)
- UB06.3 (Wednesday, March 11, 2020 12:00 14:00)

**Abstract**: This demonstration is going to showcase our "AVP64" Virtual Platform (VP), which models a multi-core ARMv8 (Cortex A72) system including several peripherals, such as an SDHCI and an ethernet controller. For the ARMv8 instruction set simulation a dynamic binary translation based solution is used. As the workload, the Xen hypervisor with two Linux Virtual Machines (VMs) is executed. Both VMs are connected to the simulation hosts' network subsystem via a virtual ethernet controller. One of the VMs executes a NodeJS-based server application offering a REST API via this network connection. An AngularJS client application on the host system can then connect to the server application to obtain and store data via the server's REST API. This data is read and written by the server application to the virtual SD Card connected to the SDHCI. For this, on SD card partition is passed to the VM through Xen's block device virtualization mechanism.

#### WALLANCE: AN ALTERNATIVE TO BLOCKCHAIN FOR IOT

#### Authors:

Loic Dalmasso, Florent Bruguier, Pascal Benoit and AchrafLamlih, Université de Montpellier, FR

#### Timeslots:

- UB02.8 (Tuesday, March 10, 2020 12:30 15:00)
- UB03.8 (Tuesday, March 10, 2020 15:00 17:30)
- UB04.8 (Tuesday, March 10, 2020 17:30 19:30)
- UB06.9 (Wednesday, March 11, 2020 12:00 14:00)





https://www.date-conference.com/

**Abstract**: Since the expansion of the Internet of Things (IoT), connected devices became smart and autonomous. Their exponentially increasing number and their use in many application domains result in a huge potential of cybersecurity threats. Taking into account the evolution of the IoT, security and interoperability are the main challenges, to ensure the reliability of the information. The blockchain technology provides a new approach to handle the trust in a decentralized network. However, current blockchain implementations cannot be used in IoT domain because of their huge need of computing power and storage utilization. This demonstrator presents a lightweight distributed ledger protocol dedicated to the IoT application, reducing the computing power and storage utilization, handling the scalability and ensuring the reliability of information.

See you at the University Booth! University Booth Co-Chairs Frédéric Pétrot, IMAG, FRand Andreas Vörg, edacentrum, DE university-booth@date-conference.com





https://www.date-conference.com/

# **About DATE**





https://www.date-conference.com/

### About DATE

DATE is a leading international event providing unique networking opportunities, bringing together designers and design automation users, researchers and vendors, as well as specialists in hardware and software design, test and manufacturing of electronic circuits and systems.

In 2020, the conference will take place in Grenoble, France. The 23rd DATE conference and exhibition will be held at the at ALPEXPO Conference Centre from 9 to 13 March 2020 and is chaired by Professor Giorgio Di Natale, CNRS/TIMA, Grenoble, France.

Grenoble has a great number of assets such as its manufacturing companies, renowned higher-education institutions and internationally-recognised research laboratories that make it the one of the largest technology and research centres in Europe.

Grenoble is the key European semiconductor site with more than 200 companies in micro/nano technologies and embedded software, including 100 start-ups and 90 SMEs, offering the working environment for 38,000 people. Its universities (University of Grenoble-Alpes and the Grenoble Institute of Technology) train 50,000 students per year, out of which more than 5,000 BSc & MSc and 600 PhD students in engineering domains

Grenoble provides the second largest research centre in France hosting institutions such as CNRS, CEA-LETI, MINATEC, INRIA, TIMA, Verimag. DATE is working closely with local industry to increase the visibility of the event and to maximise quality visitor attendance.

Alpexpo is located in close proximity to the centre of Grenoble and provides a modern, well equipped location for DATE. It is one of Europe's most prestigious venues for economic, cultural and sporting events. Alpexpo is a 15 minutes' tram ride from the centre of Grenoble, 30 minutes from Grenoble airport and 45 minutes from Lyon airport. Grenoble is located in the heart of the Alps and is surrounded by the outstanding natural beauty of the Belledonne, Chartreuse and Vercors massifs.

Updated information about the conference is always available online at: <u>https://www.date-conference.com/</u>





https://www.date-conference.com/

# **Sponsors**





https://www.date-conference.com/

Sponsors

### **Sponsor Societies**



Sem I Electronic System

SEMI Strategic Technology Community & Electronic System Design Alliance (ESD Alliance)



ECSI - European Electronic Chips & Systems design Initiative



Russian Academy of Sciences

### **Technical Co-Sponsor Societies**







**Event Sponsors** 





nría Inria

Corporate Sponsors









cādence



life.augmented

list



leti









https://www.date-conference.com/

# Media Partners & Exhibitors





https://www.date-conference.com/

Media Partners and Exhibitors

### Media Partners



### Exhibitors

| Company                                                                                    | Booth N°         |
|--------------------------------------------------------------------------------------------|------------------|
| Altair                                                                                     | 13               |
| Andes Technology                                                                           | 10               |
| CEA-Leti / CEA List                                                                        | 7/8              |
| Circuits Multi-Projects (CMP)                                                              | 2                |
| CLEARSY                                                                                    | EP 4             |
| Defacto Technologies                                                                       | 17               |
| Dolphin Design                                                                             | 19               |
| Eurolab4HPC                                                                                | EP 1             |
| EUROPRACTICE                                                                               | EP 3             |
| Fractal Technologies Inc                                                                   | 20               |
| Grenoble Alpes Cybersecurity Institute                                                     | 4                |
| HiPEAC – European Network on High Performance and Embedded<br>Architecture and Compilation | EP 1             |
| IRT Nanoelec                                                                               | 9                |
| MathWorks                                                                                  | 14               |
| MegaM@Rt2                                                                                  | EP 2             |
| Mentor, A Siemens Business                                                                 | 1                |
| MNEMOSENE                                                                                  | EP 5             |
| MunEDA GmbH                                                                                | <mark>1</mark> 8 |
| Sigasi                                                                                     | 15               |
| SOFICS                                                                                     | 16               |
| Springer Nature                                                                            | 3                |
| STMicroelectronics                                                                         | 6                |
| TETRAMAX                                                                                   | EP 1             |
| Tourism and Boutique                                                                       | 12               |
| University Booth                                                                           | 11               |
| Zuken                                                                                      | 5                |